

https://www.fpgamall.com

# THE DATASHEET OF FPGA





# **Stratix V Device Datasheet**

SV53001-4.1

This document covers the electrical and switching characteristics for Stratix® V devices. Electrical characteristics include operating conditions and power consumption. Switching characteristics include transceiver specifications, core, and periphery performance. This document also describes I/O timing, including programmable I/O element (IOE) delay and programmable output buffer delay.



For information regarding the densities and packages of devices in the Stratix V family, refer to the *Stratix V Device Overview*.

# **Electrical Characteristics**

The following sections describe the electrical characteristics of Stratix V devices.

# **Operating Conditions**

When you use Stratix V devices, they are rated according to a set of defined parameters. To maintain the highest possible performance and reliability of Stratix V devices, you must consider the operating requirements described in this chapter.

Stratix V devices are offered in commercial and industrial temperature grades.

Commercial devices are offered in -1 (fastest), -2, -3, and -4 core speed grades. Industrial devices are offered in -2, -3, and -4 core speed grades. Stratix V E devices are offered based on core speed grades while Stratix V GX, GS, and GT devices are also offered in -1, -2, and -3 transceiver speed grades.

Table 1 lists the industrial and commercial speed grades for the Stratix V GX and Stratix V GS devices.

Table 1. Stratix V GX and GS Commercial and Industrial Speed Grade Offering (1), (2), (3) (Part 1 of 2)

| Transceiver Speed         | Core Speed Grade |         |     |    |         |         |      |    |
|---------------------------|------------------|---------|-----|----|---------|---------|------|----|
| Grade                     | C1               | C2, C2L | C3  | C4 | 12, 12L | 13, 13L | I3YY | 14 |
| 1<br>GX channel—14.1 Gbps | Yes              | Yes     | _   | _  | Yes     | _       | _    | _  |
| 2<br>GX channel—12.5 Gbps | Yes              | Yes     | Yes | _  | Yes     | Yes     | _    | _  |



© 2019 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.







Page 2 Electrical Characteristics

Table 1. Stratix V GX and GS Commercial and Industrial Speed Grade Offering (1), (2), (3) (Part 2 of 2)

| Transceiver Speed<br>Grade |    |         |     | Core Spe | ed Grade |         |                    |     |
|----------------------------|----|---------|-----|----------|----------|---------|--------------------|-----|
|                            | C1 | C2, C2L | C3  | C4       | 12, 12L  | 13, 13L | I3YY               | 14  |
| 3<br>GX channel—8.5 Gbps   | _  | Yes     | Yes | Yes      | _        | Yes     | Yes <sup>(4)</sup> | Yes |

#### Notes to Table 1:

- (1) C = Commercial temperature grade; I = Industrial temperature grade.
- (2) Lower number refers to faster speed grade.
- (3) C2L, I2L, and I3L speed grades are for low-power devices.
- (4) I3YY speed grades can achieve up to 10.3125 Gbps.

Table 2 lists the industrial and commercial speed grades for the Stratix V GT devices.

Table 2. Stratix V GT Commercial and Industrial Speed Grade Offering (1), (2)

| Transacius Snood Crada                             | Core Speed Grade |     |     |     |  |  |  |
|----------------------------------------------------|------------------|-----|-----|-----|--|--|--|
| Transceiver Speed Grade                            | C1               | C2  | 12  | 13  |  |  |  |
| 2<br>GX channel—12.5 Gbps<br>GT channel—28.05 Gbps | Yes              | Yes | _   | _   |  |  |  |
| 3<br>GX channel—12.5 Gbps<br>GT channel—25.78 Gbps | Yes              | Yes | Yes | Yes |  |  |  |

#### Notes to Table 2:

- (1) C = Commercial temperature grade; I = Industrial temperature grade.
- (2) Lower number refers to faster speed grade.

# **Absolute Maximum Ratings**

Absolute maximum ratings define the maximum operating conditions for Stratix V devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions.



Conditions other than those listed in Table 3 may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device.

Table 3. Absolute Maximum Ratings for Stratix V Devices (Part 1 of 2)

| Symbol              | Description                                                            | Minimum | Maximum | Unit |
|---------------------|------------------------------------------------------------------------|---------|---------|------|
| V <sub>CC</sub>     | Power supply for core voltage and periphery circuitry                  | -0.5    | 1.35    | V    |
| V <sub>CCPT</sub>   | Power supply for programmable power technology                         | -0.5    | 1.8     | V    |
| V <sub>CCPGM</sub>  | Power supply for configuration pins                                    | -0.5    | 3.9     | V    |
| V <sub>CC_AUX</sub> | Auxiliary supply for the programmable power technology                 | -0.5    | 3.4     | V    |
| V <sub>CCBAT</sub>  | Battery back-up power supply for design security volatile key register | -0.5    | 3.9     | V    |
| $V_{CCPD}$          | I/O pre-driver power supply                                            | -0.5    | 3.9     | V    |
| V <sub>CCIO</sub>   | I/O power supply                                                       | -0.5    | 3.9     | V    |

Table 3. Absolute Maximum Ratings for Stratix V Devices (Part 2 of 2)

| Symbol                | Description                    | Minimum | Maximum | Unit |
|-----------------------|--------------------------------|---------|---------|------|
| V <sub>CCD_FPLL</sub> | PLL digital power supply       | -0.5    | 1.8     | V    |
| V <sub>CCA_FPLL</sub> | PLL analog power supply        | -0.5    | 3.4     | V    |
| V <sub>I</sub>        | DC input voltage               | -0.5    | 3.8     | V    |
| T <sub>J</sub>        | Operating junction temperature | -55     | 125     | °C   |
| T <sub>STG</sub>      | Storage temperature (No bias)  | -65     | 150     | °C   |
| I <sub>OUT</sub>      | DC output current per pin      | -25     | 40      | mA   |

Table 4 lists the absolute conditions for the transceiver power supply for Stratix V GX, GS, and GT devices.

Table 4. Transceiver Power Supply Absolute Conditions for Stratix V GX, GS, and GT Devices

| Symbol                 | Description                                                  | Devices    | Minimum | Maximum | Unit |
|------------------------|--------------------------------------------------------------|------------|---------|---------|------|
| V <sub>CCA_GXBL</sub>  | Transceiver channel PLL power supply (left side)             | GX, GS, GT | -0.5    | 3.75    | V    |
| V <sub>CCA_GXBR</sub>  | Transceiver channel PLL power supply (right side)            | GX, GS     | -0.5    | 3.75    | V    |
| V <sub>CCA_GTBR</sub>  | Transceiver channel PLL power supply (right side)            | GT         | -0.5    | 3.75    | V    |
| V <sub>CCHIP_L</sub>   | Transceiver hard IP power supply (left side)                 | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHIP_R</sub>   | Transceiver hard IP power supply (right side)                | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_L</sub>  | Transceiver PCS power supply (left side)                     | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_R</sub>  | Transceiver PCS power supply (right side)                    | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBL</sub>  | Receiver analog power supply (left side)                     | GX, GS, GT | -0.5    | 1.35    | V    |
| $V_{CCR\_GXBR}$        | Receiver analog power supply (right side)                    | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GTBR</sub>  | Receiver analog power supply for GT channels (right side)    | GT         | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBL</sub>  | Transmitter analog power supply (left side)                  | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBR</sub>  | Transmitter analog power supply (right side)                 | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCT_GTBR</sub>  | Transmitter analog power supply for GT channels (right side) | GT         | -0.5    | 1.35    | V    |
| V <sub>CCL_GTBR</sub>  | Transmitter clock network power supply (right side)          | GT         | -0.5    | 1.35    | V    |
| V <sub>CCH_GXBL</sub>  | Transmitter output buffer power supply (left side)           | GX, GS, GT | -0.5    | 1.8     | V    |
| $V_{\text{CCH\_GXBR}}$ | Transmitter output buffer power supply (right side)          | GX, GS, GT | -0.5    | 1.8     | V    |

# **Maximum Allowed Overshoot and Undershoot Voltage**

During transitions, input signals may overshoot to the voltage shown in Table 5 and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.

Page 4 Electrical Characteristics

Table 5 lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime. The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% of the duty cycle. For example, a signal that overshoots to 3.95 V can be at 3.95 V for only  $\sim$ 21% over the lifetime of the device; for a device lifetime of 10 years, the overshoot duration amounts to  $\sim$ 2 years.

**Table 5. Maximum Allowed Overshoot During Transitions** 

| Symbol  | Description      | Condition (V) | Overshoot Duration as %<br>@ T <sub>J</sub> = 100°C | Unit |
|---------|------------------|---------------|-----------------------------------------------------|------|
|         |                  | 3.8           | 100                                                 | %    |
|         | AC input voltage | 3.85          | 64                                                  | %    |
|         |                  | 3.9           | 36                                                  | %    |
|         |                  | 3.95          | 21                                                  | %    |
| Vi (AC) |                  | 4             | 12                                                  | %    |
|         |                  | 4.05          | 7                                                   | %    |
|         |                  | 4.1           | 4                                                   | %    |
|         |                  | 4.15          | 2                                                   | %    |
|         |                  | 4.2           | 1                                                   | %    |

Figure 1. Stratix V Device Overshoot Duration



# **Recommended Operating Conditions**

This section lists the functional operating limits for the AC and DC parameters for Stratix V devices. Table 6 lists the steady-state voltage and current values expected from Stratix V devices. Power supply ramps must all be strictly monotonic, without plateaus.

Table 6. Recommended Operating Conditions for Stratix V Devices (Part 1 of 2)

| Symbol                 | Description                                                                                            | Condition  | Min <sup>(4)</sup> | Тур  | Max <sup>(4)</sup> | Unit |
|------------------------|--------------------------------------------------------------------------------------------------------|------------|--------------------|------|--------------------|------|
|                        | Core voltage and periphery circuitry power supply (C1, C2, I2, and I3YY speed grades)                  | _          | 0.87               | 0.9  | 0.93               | V    |
| V <sub>CC</sub>        | Core voltage and periphery circuitry power supply (C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) (3) | _          | 0.82               | 0.85 | 0.88               | V    |
| V <sub>CCPT</sub>      | Power supply for programmable power technology                                                         | _          | 1.45               | 1.50 | 1.55               | V    |
| V <sub>CC_AUX</sub>    | Auxiliary supply for the programmable power technology                                                 | _          | 2.375              | 2.5  | 2.625              | V    |
| V <sub>CCPD</sub> (1)  | I/O pre-driver (3.0 V) power supply                                                                    | _          | 2.85               | 3.0  | 3.15               | V    |
| VCCPD (1)              | I/O pre-driver (2.5 V) power supply                                                                    | _          | 2.375              | 2.5  | 2.625              | V    |
|                        | I/O buffers (3.0 V) power supply                                                                       |            | 2.85               | 3.0  | 3.15               | V    |
|                        | I/O buffers (2.5 V) power supply                                                                       |            | 2.375              | 2.5  | 2.625              | V    |
|                        | I/O buffers (1.8 V) power supply                                                                       | _          | 1.71               | 1.8  | 1.89               | V    |
| V <sub>CCIO</sub>      | I/O buffers (1.5 V) power supply                                                                       |            | 1.425              | 1.5  | 1.575              | V    |
|                        | I/O buffers (1.35 V) power supply                                                                      |            | 1.283              | 1.35 | 1.45               | V    |
|                        | I/O buffers (1.25 V) power supply                                                                      |            | 1.19               | 1.25 | 1.31               | V    |
|                        | I/O buffers (1.2 V) power supply                                                                       | _          | 1.14               | 1.2  | 1.26               | V    |
|                        | Configuration pins (3.0 V) power supply                                                                |            | 2.85               | 3.0  | 3.15               | V    |
| $V_{CCPGM}$            | Configuration pins (2.5 V) power supply                                                                |            | 2.375              | 2.5  | 2.625              | V    |
|                        | Configuration pins (1.8 V) power supply                                                                |            | 1.71               | 1.8  | 1.89               | V    |
| V <sub>CCA_FPLL</sub>  | PLL analog voltage regulator power supply                                                              |            | 2.375              | 2.5  | 2.625              | V    |
| V <sub>CCD_FPLL</sub>  | PLL digital voltage regulator power supply                                                             | _          | 1.45               | 1.5  | 1.55               | V    |
| V <sub>CCBAT</sub> (2) | Battery back-up power supply (For design security volatile key register)                               | _          | 1.2                | _    | 3.0                | V    |
| V <sub>I</sub>         | DC input voltage                                                                                       | _          | -0.5               | _    | 3.6                | V    |
| V <sub>0</sub>         | Output voltage                                                                                         | _          | 0                  | _    | V <sub>CCIO</sub>  | V    |
| т.                     | Operating junction temperature                                                                         | Commercial | 0                  | _    | 85                 | °C   |
| $T_J$                  | Operating junction temperature                                                                         | Industrial | -40                | _    | 100                | °C   |

Page 6 Electrical Characteristics

Table 6. Recommended Operating Conditions for Stratix V Devices (Part 2 of 2)

| Symbol                                   | Description            | Condition | Min <sup>(4)</sup> | Тур    | Max <sup>(4)</sup> | Unit |
|------------------------------------------|------------------------|-----------|--------------------|--------|--------------------|------|
| t <sub>RAMP</sub> Power supply ramp time | Standard POR           | 200 μs    | _                  | 100 ms | _                  |      |
|                                          | Power supply ramp time | Fast POR  | 200 μs             | _      | 4 ms               | _    |

#### Notes to Table 6:

- (1)  $V_{CCPD}$  must be 2.5 V when  $V_{CCIO}$  is 2.5, 1.8, 1.5, 1.35, 1.25 or 1.2 V.  $V_{CCPD}$  must be 3.0 V when  $V_{CCIO}$  is 3.0 V.
- (2) If you do not use the design security feature in Stratix V devices, connect V<sub>CCBAT</sub> to a 1.2- to 3.0-V power supply. Stratix V power-on-reset (POR) circuitry monitors V<sub>CCBAT</sub>. Stratix V devices will not exit POR if V<sub>CCBAT</sub> stays at logic low.
- (3) C2L and I2L can also be run at 0.90 V for legacy boards that were designed for the C2 and I2 speed grades.
- (4) The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

Table 7 lists the transceiver power supply recommended operating conditions for Stratix V GX, GS, and GT devices.

Table 7. Recommended Transceiver Power Supply Operating Conditions for Stratix V GX, GS, and GT Devices (Part 1 of 2)

| Symbol                | Description                                                                                   | Devices    | Minimum (4) | Typical | Maximum <sup>(4)</sup> | Unit |
|-----------------------|-----------------------------------------------------------------------------------------------|------------|-------------|---------|------------------------|------|
| V <sub>CCA_GXBL</sub> | Transceiver channel PLL power supply (left                                                    | GX, GS, GT | 2.85        | 3.0     | 3.15                   | V    |
| (1), (3)              | side)                                                                                         | ux, us, u1 | 2.375       | 2.5     | 2.625                  | V    |
| V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right                                                   | GX, GS     | 2.85        | 3.0     | 3.15                   | V    |
| (1), (3)              | side)                                                                                         | ux, us     | 2.375       | 2.5     | 2.625                  | V    |
| V <sub>CCA_GTBR</sub> | Transceiver channel PLL power supply (right side)                                             | GT         | 2.85        | 3.0     | 3.15                   | V    |
|                       | Transceiver hard IP power supply (left side; C1, C2, I2, and I3YY speed grades)               | GX, GS, GT | 0.87        | 0.9     | 0.93                   | V    |
| V <sub>CCHIP_L</sub>  | Transceiver hard IP power supply (left side; C2L, C3, C4, I2L, I3, I3L, and I4 speed grades)  | GX, GS, GT | 0.82        | 0.85    | 0.88                   | V    |
|                       | Transceiver hard IP power supply (right side; C1, C2, I2, and I3YY speed grades)              | GX, GS, GT | 0.87        | 0.9     | 0.93                   | V    |
| V <sub>CCHIP_R</sub>  | Transceiver hard IP power supply (right side; C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) | GX, GS, GT | 0.82        | 0.85    | 0.88                   | V    |
|                       | Transceiver PCS power supply (left side; C1, C2, I2, and I3YY speed grades)                   | GX, GS, GT | 0.87        | 0.9     | 0.93                   | V    |
| V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side; C2L, C3, C4, I2L, I3, I3L, and I4 speed grades)      | GX, GS, GT | 0.82        | 0.85    | 0.88                   | V    |
|                       | Transceiver PCS power supply (right side; C1, C2, I2, and I3YY speed grades)                  | GX, GS, GT | 0.87        | 0.9     | 0.93                   | V    |
| V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side; C2L, C3, C4, I2L, I3, I3L, and I4 speed grades)     | GX, GS, GT | 0.82        | 0.85    | 0.88                   | V    |
|                       |                                                                                               |            | 0.82        | 0.85    | 0.88                   |      |
| V <sub>CCR_GXBL</sub> | Pagaiyar analog nawar ayankı (laft aida)                                                      | GX, GS, GT | 0.87        | 0.90    | 0.93                   | V    |
| (2)                   | Receiver analog power supply (left side)                                                      | un, uo, u1 | 0.97        | 1.0     | 1.03                   | V    |
|                       |                                                                                               |            | 1.03        | 1.05    | 1.07                   |      |

Table 7. Recommended Transceiver Power Supply Operating Conditions for Stratix V GX, GS, and GT Devices (Part 2 of 2)

| Symbol                | Description                                                  | Devices    | Minimum (4) | Typical | Maximum (4)                                                                                                          | Unit |
|-----------------------|--------------------------------------------------------------|------------|-------------|---------|----------------------------------------------------------------------------------------------------------------------|------|
|                       |                                                              |            | 0.82        | 0.85    | 0.88                                                                                                                 |      |
| V <sub>CCR_GXBR</sub> | Pagaiyar analog nawar ayanly (right aida)                    | GX, GS, GT | 0.87        | 0.90    | 0.93                                                                                                                 | V    |
| (2)                   | Receiver analog power supply (right side)                    | ux, us, u1 | 0.97        | 1.0     | 1.03                                                                                                                 | V    |
|                       |                                                              |            | 1.03        | 1.05    | 0.88<br>0.93                                                                                                         |      |
| V <sub>CCR_GTBR</sub> | Receiver analog power supply for GT channels (right side)    | GT         | 1.02        | 1.05    | 1.08                                                                                                                 | V    |
|                       |                                                              |            | 0.82        | 0.85    | 0.88                                                                                                                 |      |
| V <sub>CCT_GXBL</sub> | Transmitter analog newer supply (left side)                  | GX, GS, GT | 0.87        | 0.90    | 0.93                                                                                                                 | V    |
| (2)                   | Transmitter analog power supply (left side)                  |            | 0.97        | 1.0     | 1.03                                                                                                                 |      |
|                       |                                                              |            | 1.03        | 1.05    | 0.93<br>1.03<br>1.07<br>1.08<br>0.88<br>0.93<br>1.03<br>1.07<br>0.88<br>0.93<br>1.03<br>1.07<br>1.08<br>1.08<br>1.08 |      |
|                       |                                                              | GX, GS, GT | 0.82        | 0.85    | 0.88                                                                                                                 | V    |
| V <sub>CCT_GXBR</sub> | Transmitter analog power supply (right side)                 |            | 0.87        | 0.90    | 0.93                                                                                                                 |      |
| (2)                   | Transmitter analog power supply (right side)                 |            | 0.97        | 1.0     | 1.03                                                                                                                 |      |
|                       |                                                              |            | 1.03        | 1.05    | 0.88 0.93 1.03 1.07 1.08 0.88 0.93 1.03 1.07 0.88 0.93 1.03 1.07 1.08 1.07                                           |      |
| V <sub>CCT_GTBR</sub> | Transmitter analog power supply for GT channels (right side) | GT         | 1.02        | 1.05    | 1.08                                                                                                                 | V    |
| V <sub>CCL_GTBR</sub> | Transmitter clock network power supply                       | GT         | 1.02        | 1.05    | 1.08                                                                                                                 | V    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side)           | GX, GS, GT | 1.425       | 1.5     | 1.575                                                                                                                | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side)          | GX, GS, GT | 1.425       | 1.5     | 1.575                                                                                                                | V    |

#### Notes to Table 7:

<sup>(1)</sup> This supply must be connected to 3.0 V if the CMU PLL, receiver CDR, or both, are configured at a base data rate > 6.5 Gbps. Up to 6.5 Gbps, you can connect this supply to either 3.0 V or 2.5 V.

<sup>(2)</sup> Refer to Table 8 to select the correct power supply level for your design.

<sup>(3)</sup> When using ATX PLLs, the supply must be 3.0 V.

<sup>(4)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

Page 8 Electrical Characteristics

Table 8 shows the transceiver power supply voltage requirements for various conditions.

**Table 8. Transceiver Power Supply Voltage Requirements** 

| Conditions                                                         | Core Speed Grade                  | VCCR_GXB & VCCT_GXB (2) | VCCA_GXB | VCCH_GXB | Unit |
|--------------------------------------------------------------------|-----------------------------------|-------------------------|----------|----------|------|
| If BOTH of the following conditions are true:                      | A.II                              | 4.05                    |          |          |      |
| ■ Data rate > 10.3 Gbps.                                           | All                               | 1.05                    |          |          |      |
| DFE is used.                                                       |                                   |                         |          |          |      |
| If ANY of the following conditions are true (1):                   |                                   |                         | 3.0      |          |      |
| ATX PLL is used.                                                   |                                   |                         |          |          |      |
| ■ Data rate > 6.5Gbps.                                             | All                               | 1.0                     |          |          |      |
| ■ DFE (data rate ≤<br>10.3 Gbps), AEQ, or<br>EyeQ feature is used. |                                   |                         |          | 1.5      | V    |
| If ALL of the following                                            | C1, C2, I2, and I3YY              | 0.90                    | 2.5      |          |      |
| conditions are true:  ATX PLL is not used.                         |                                   |                         |          |          |      |
| ■ Data rate ≤ 6.5Gbps.                                             | C2L, C3, C4, I2L, I3, I3L, and I4 | 0.85                    | 2.5      |          |      |
| DFE, AEQ, and EyeQ are<br>not used.                                |                                   |                         |          |          |      |

# Notes to Table 8:

- (1) Choose this power supply voltage requirement option if you plan to upgrade your design later with any of the listed conditions.
- (2) If the VCCR\_GXB and VCCT\_GXB supplies are set to 1.0 V or 1.05 V, they cannot be shared with the VCC core supply. If the VCCR\_GXB and VCCT\_GXB are set to either 0.90 V or 0.85 V, they can be shared with the VCC core supply.

## **DC Characteristics**

This section lists the supply current, I/O pin leakage current, input pin capacitance, on-chip termination tolerance, and hot socketing specifications.

## **Supply Current**

Supply current is the current drawn from the respective power rails used for power budgeting. Use the Excel-based Early Power Estimator (EPE) to get supply current estimates for your design because these currents vary greatly with the resources you use.



For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

# I/O Pin Leakage Current

Table 9 lists the Stratix V I/O pin leakage current specifications.

Table 9. I/O Pin Leakage Current for Stratix V Devices (1)

| Symbol          | Description        | Conditions                                 | Min | Тур | Max | Unit |
|-----------------|--------------------|--------------------------------------------|-----|-----|-----|------|
| I <sub>I</sub>  | Input pin          | $V_I = 0 V \text{ to } V_{CCIOMAX}$        | -30 | _   | 30  | μΑ   |
| I <sub>OZ</sub> | Tri-stated I/O pin | $V_0 = 0 V \text{ to } V_{\text{CCIOMAX}}$ | -30 | _   | 30  | μΑ   |

#### Note to Table 9:

(1) If  $V_0 = V_{CCIO}$  to  $V_{CCIOMax}$ , 100  $\mu A$  of leakage current per I/O is expected.

## **Bus Hold Specifications**

Table 10 lists the Stratix V device family bus hold specifications.

Table 10. Bus Hold Parameters for Stratix V Devices

|                               |                   | ymbol Conditions                               |       |      |       |      | V     | CCIO |       |      |       |      |      |
|-------------------------------|-------------------|------------------------------------------------|-------|------|-------|------|-------|------|-------|------|-------|------|------|
| Parameter                     | Symbol            |                                                | 1.2 V |      | 1.5 V |      | 1.8 V |      | 2.5 V |      | 3.0 V |      | Unit |
|                               |                   |                                                | Min   | Max  |      |
| Low<br>sustaining<br>current  | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(maximum) | 22.5  | _    | 25.0  | _    | 30.0  | _    | 50.0  | _    | 70.0  | _    | μА   |
| High<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(minimum) | -22.5 | _    | -25.0 | _    | -30.0 | _    | -50.0 | _    | -70.0 | _    | μА   |
| Low<br>overdrive<br>current   | I <sub>ODL</sub>  | 0V < V <sub>IN</sub> < V <sub>CCIO</sub>       | _     | 120  |       | 160  | _     | 200  | _     | 300  | _     | 500  | μА   |
| High<br>overdrive<br>current  | I <sub>ODH</sub>  | 0V < V <sub>IN</sub> < V <sub>CCIO</sub>       | _     | -120 | _     | -160 | _     | -200 | _     | -300 | _     | -500 | μА   |
| Bus-hold<br>trip point        | $V_{TRIP}$        | _                                              | 0.45  | 0.95 | 0.50  | 1.00 | 0.68  | 1.07 | 0.70  | 1.70 | 0.80  | 2.00 | V    |

# **On-Chip Termination (OCT) Specifications**

If you enable OCT calibration, calibration is automatically performed at power-up for I/Os connected to the calibration block. Table 11 lists the Stratix V OCT termination calibration accuracy specifications.

Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices (1) (Part 1 of 2)

| Symbol              |                                                                     |                                                  | Calibration Accuracy |       |                |       |      |
|---------------------|---------------------------------------------------------------------|--------------------------------------------------|----------------------|-------|----------------|-------|------|
|                     | Description                                                         | Conditions                                       | <b>C</b> 1           | C2,I2 | C3,I3,<br>I3YY | C4,I4 | Unit |
| 25-Ω R <sub>S</sub> | Internal series termination with calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15                  | ±15   | ±15            | ±15   | %    |

Page 10 Electrical Characteristics

Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices (1) (Part 2 of 2)

|                                                                                                                                            |                                                                                                                                        |                                                           |            | Calibratio | n Accuracy     |            |      |
|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|------------|------------|----------------|------------|------|
| Symbol                                                                                                                                     | Description                                                                                                                            | Conditions                                                | C1         | C2,I2      | C3,I3,<br>I3YY | C4,I4      | Unit |
| 50-Ω R <sub>S</sub>                                                                                                                        | Internal series termination with calibration (50- $\Omega$ setting)                                                                    | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V          | ±15        | ±15        | ±15            | ±15        | %    |
| $34\text{-}\Omega$ and $40\text{-}\Omega$ $R_S$                                                                                            | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting)                                                   | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25, 1.2 V ±15 ±15 ±15 |            | ±15        | %              |            |      |
| $\begin{array}{c} 48\text{-}\Omega,60\text{-}\Omega,\\ 80\text{-}\Omega,\text{and}\\ 240\text{-}\Omega\;\text{R}_{\text{S}} \end{array}$   | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ setting)                  | V <sub>CCIO</sub> = 1.2 V                                 | ±15        | ±15        | ±15            | ±15        | %    |
| 50-Ω R <sub>T</sub>                                                                                                                        | Internal parallel termination with calibration (50-Ω setting)                                                                          | V <sub>CCIO</sub> = 2.5, 1.8,<br>1.5, 1.2 V               | -10 to +40 | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| $\begin{array}{c} 20\text{-}\Omega,30\text{-}\Omega,\\ 40\text{-}\Omega,60\text{-}\Omega,\\ \text{and}\\ 120\text{-}\OmegaR_T \end{array}$ | Internal parallel termination with calibration (20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25 V                  | -10 to +40 | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| 60- $\Omega$ and 120- $\Omega$ R <sub>T</sub>                                                                                              | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting)                                                | V <sub>CC10</sub> = 1.2                                   | -10 to +40 | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| 25-Ω<br>R <sub>S_left_shift</sub>                                                                                                          | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting)                               | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V          | ±15        | ±15        | ±15            | ±15        | %    |

#### Note to Table 11:

Table 12 lists the Stratix V OCT without calibration resistance tolerance to PVT changes.

Table 12. OCT Without Calibration Resistance Tolerance Specifications for Stratix V Devices (Part 1 of 2)

|                             |                                                                        |                                   | Resistance Tolerance |       |                 |        |      |
|-----------------------------|------------------------------------------------------------------------|-----------------------------------|----------------------|-------|-----------------|--------|------|
| Symbol                      | Description                                                            | Conditions                        | <b>C</b> 1           | C2,I2 | C3, I3,<br>I3YY | C4, I4 | Unit |
| 25-Ω R, 50-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CC10</sub> = 3.0 and 2.5 V | ±30                  | ±30   | ±40             | ±40    | %    |
| 25-Ω R <sub>S</sub>         | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CC10</sub> = 1.8 and 1.5 V | ±30                  | ±30   | ±40             | ±40    | %    |
| 25-Ω R <sub>S</sub>         | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V         | ±35                  | ±35   | ±50             | ±50    | %    |

 $<sup>\</sup>hbox{ (1)} \quad \hbox{OCT calibration accuracy is valid at the time of calibration only.}$ 

Table 12. OCT Without Calibration Resistance Tolerance Specifications for Stratix V Devices (Part 2 of 2)

|                      |                                                                        |                                   | Re  | !     |                 |        |      |
|----------------------|------------------------------------------------------------------------|-----------------------------------|-----|-------|-----------------|--------|------|
| Symbol               | Description                                                            | Conditions                        | C1  | C2,I2 | C3, I3,<br>I3YY | C4, I4 | Unit |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8 and 1.5 V | ±30 | ±30   | ±40             | ±40    | %    |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V         | ±35 | ±35   | ±50             | ±50    | %    |
| 100-Ω R <sub>D</sub> | Internal differential termination (100-Ω setting)                      | V <sub>CCPD</sub> = 2.5 V         | ±25 | ±25   | ±25             | ±25    | %    |

Calibration accuracy for the calibrated series and parallel OCTs are applicable at the moment of calibration. When voltage and temperature conditions change after calibration, the tolerance may change.

OCT calibration is automatically performed at power-up for OCT-enabled I/Os. Table 13 lists the OCT variation with temperature and voltage after power-up calibration. Use Table 13 to determine the OCT variation after power-up calibration and Equation 1 to determine the OCT variation without recalibration.

Equation 1. OCT Variation Without Recalibration for Stratix V Devices (1), (2), (3), (4), (5), (6)

$$R_{OCT} = R_{SCAL} \Big( 1 + \langle \frac{dR}{dT} \times \Delta T \rangle \pm \langle \frac{dR}{dV} \times \Delta V \rangle \Big)$$

## Notes to Equation 1:

- (1) The  $R_{OCT}$  value shows the range of OCT resistance with the variation of temperature and  $V_{CCIO}$ .
- (2) R<sub>SCAL</sub> is the OCT resistance value at power-up.
- (3)  $\Delta T$  is the variation of temperature with respect to the temperature at power-up.
- (4)  $\Delta V$  is the variation of voltage with respect to the  $V_{CCIO}$  at power-up.
- (5) dR/dT is the percentage change of  $R_{\text{SCAL}}$  with temperature.
- (6) dR/dV is the percentage change of  $R_{SCAL}$  with voltage.

Table 13 lists the on-chip termination variation after power-up calibration.

Table 13. OCT Variation after Power-Up Calibration for Stratix V Devices (Part 1 of 2) (1)

| Symbol | Description                                      | V <sub>CCIO</sub> (V) | Typical | Unit |
|--------|--------------------------------------------------|-----------------------|---------|------|
| dR/dV  |                                                  | 3.0                   | 0.0297  |      |
|        | OCT variation with voltage without recalibration | 2.5                   | 0.0344  | %/mV |
|        |                                                  | 1.8                   | 0.0499  |      |
|        | Todalistation                                    | 1.5                   | 0.0744  |      |
|        |                                                  | 1.2                   | 0.1241  |      |

Page 12 Electrical Characteristics

Table 13. OCT Variation after Power-Up Calibration for Stratix V Devices (Part 2 of 2) (1)

| Symbol | Description                                          | V <sub>CCIO</sub> (V) | Typical | Unit |  |
|--------|------------------------------------------------------|-----------------------|---------|------|--|
|        |                                                      | 3.0                   | 0.189   |      |  |
|        | 007                                                  | 2.5                   | 0.208   |      |  |
| dR/dT  | OCT variation with temperature without recalibration | 1.8                   | 0.266   | %/°C |  |
|        | William Foundation                                   | 1.5                   | 0.273   | ]    |  |
|        |                                                      | 1.2                   | 0.317   |      |  |

#### Note to Table 13:

(1) Valid for a  $V_{\text{CCIO}}$  range of  $\pm 5\%$  and a temperature range of 0° to 85°C.

# **Pin Capacitance**

Table 14 lists the Stratix V device family pin capacitance.

**Table 14. Pin Capacitance for Stratix V Devices** 

| Symbol             | Description                                                      | Value | Unit |
|--------------------|------------------------------------------------------------------|-------|------|
| C <sub>IOTB</sub>  | Input capacitance on the top and bottom I/O pins                 | 6     | pF   |
| C <sub>IOLR</sub>  | Input capacitance on the left and right I/O pins                 | 6     | pF   |
| C <sub>OUTFB</sub> | Input capacitance on dual-purpose clock output and feedback pins | 6     | pF   |

### **Hot Socketing**

Table 15 lists the hot socketing specifications for Stratix V devices.

Table 15. Hot Socketing Specifications for Stratix V Devices

| Symbol                    | Description                                | Maximum             |
|---------------------------|--------------------------------------------|---------------------|
| I <sub>IOPIN (DC)</sub>   | DC current per I/O pin                     | 300 μΑ              |
| I <sub>IOPIN (AC)</sub>   | AC current per I/O pin                     | 8 mA <sup>(1)</sup> |
| I <sub>XCVR-TX (DC)</sub> | DC current per transceiver transmitter pin | 100 mA              |
| I <sub>XCVR-RX (DC)</sub> | DC current per transceiver receiver pin    | 50 mA               |

## Note to Table 15:

(1) The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns,  $|I_{IOPIN}| = C dv/dt$ , in which C is the I/O pin capacitance and dv/dt is the slew rate.

# **Internal Weak Pull-Up Resistor**

Table 16 lists the weak pull-up resistor values for Stratix V devices.

Table 16. Internal Weak Pull-Up Resistor for Stratix V Devices (1), (2)

| Symbol          | Description                                                                   | V <sub>CC10</sub> Conditions<br>(V) <sup>(3)</sup> | Value (4) | Unit |
|-----------------|-------------------------------------------------------------------------------|----------------------------------------------------|-----------|------|
|                 |                                                                               | 3.0 ±5%                                            | 25        | kΩ   |
|                 |                                                                               | 2.5 ±5%                                            | 25        | kΩ   |
|                 | Value of the I/O pin pull-up resistor before                                  | 1.8 ±5%                                            | 25        | kΩ   |
| R <sub>PU</sub> | and during configuration, as well as user mode if you enable the programmable | 1.5 ±5%                                            | 25        | kΩ   |
|                 | pull-up resistor option.                                                      | 1.35 ±5%                                           | 25        | kΩ   |
|                 |                                                                               | 1.25 ±5%                                           | 25        | kΩ   |
|                 |                                                                               | 1.2 ±5%                                            | 25        | kΩ   |

#### Notes to Table 16:

- (1) All I/O pins have an option to enable the weak pull-up resistor except the configuration, test, and JTAG pins.
- (2) The internal weak pull-down feature is only available for the JTAG TCK pin. The typical value for this internal weak pull-down resistor is approximately 25 k $\Omega$ .
- (3) The pin pull-up resistance values may be lower if an external source drives the pin higher than  $V_{CCIO}$ .
- (4) These specifications are valid with a ±10% tolerance to cover changes over PVT.

# I/O Standard Specifications

Table 17 through Table 22 list the input voltage ( $V_{IH}$  and  $V_{IL}$ ), output voltage ( $V_{OH}$  and  $V_{OL}$ ), and current drive characteristics ( $I_{OH}$  and  $I_{OL}$ ) for various I/O standards supported by Stratix V devices. These tables also show the Stratix V device family I/O standard specifications. The  $V_{OL}$  and  $V_{OH}$  values are valid at the corresponding  $I_{OH}$  and  $I_{OL}$ , respectively.

For an explanation of the terms used in Table 17 through Table 22, refer to "Glossary" on page 66. For tolerance calculations across all SSTL and HSTL I/O standards, refer to Altera knowledge base solution rd07262012\_486.

Table 17. Single-Ended I/O Standards for Stratix V Devices

| 1/0      | V <sub>CCIO</sub> (V) |     | V <sub>IL</sub> (V) |      | V <sub>IH</sub> (V)         |                             | V <sub>OL</sub> (V)     | V <sub>OH</sub> (V)         | I <sub>OL</sub>             | I <sub>OH</sub> |      |
|----------|-----------------------|-----|---------------------|------|-----------------------------|-----------------------------|-------------------------|-----------------------------|-----------------------------|-----------------|------|
| Standard | Min                   | Тур | Max                 | Min  | Max                         | Min                         | Max                     | Max                         | Min                         | (mA)            | (mÅ) |
| LVTTL    | 2.85                  | 3   | 3.15                | -0.3 | 0.8                         | 1.7                         | 3.6                     | 0.4                         | 2.4                         | 2               | -2   |
| LVCMOS   | 2.85                  | 3   | 3.15                | -0.3 | 0.8                         | 1.7                         | 3.6                     | 0.2                         | V <sub>CCIO</sub> - 0.2     | 0.1             | -0.1 |
| 2.5 V    | 2.375                 | 2.5 | 2.625               | -0.3 | 0.7                         | 1.7                         | 3.6                     | 0.4                         | 2                           | 1               | -1   |
| 1.8 V    | 1.71                  | 1.8 | 1.89                | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.45                        | V <sub>CCIO</sub> –<br>0.45 | 2               | -2   |
| 1.5 V    | 1.425                 | 1.5 | 1.575               | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2               | -2   |
| 1.2 V    | 1.14                  | 1.2 | 1.26                | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2               | -2   |

Page 14 Electrical Characteristics

Table 18. Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications for Stratix V Devices

| I/O Ctondovd            |       | V <sub>CCIO</sub> (V) |       |                             | V <sub>REF</sub> (V)    |                             |                             | V <sub>TT</sub> (V)        |                             |
|-------------------------|-------|-----------------------|-------|-----------------------------|-------------------------|-----------------------------|-----------------------------|----------------------------|-----------------------------|
| I/O Standard            | Min   | Тур                   | Max   | Min                         | Тур                     | Max                         | Min                         | Тур                        | Max                         |
| SSTL-2<br>Class I, II   | 2.375 | 2.5                   | 2.625 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | V <sub>REF</sub> – 0.04     | $V_{REF}$                  | V <sub>REF</sub> + 0.04     |
| SSTL-18<br>Class I, II  | 1.71  | 1.8                   | 1.89  | 0.833                       | 0.9                     | 0.969                       | V <sub>REF</sub> – 0.04     | V <sub>REF</sub>           | V <sub>REF</sub> + 0.04     |
| SSTL-15<br>Class I, II  | 1.425 | 1.5                   | 1.575 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>VCCIO             | 0.51 *<br>V <sub>CCIO</sub> |
| SSTL-135<br>Class I, II | 1.283 | 1.35                  | 1.418 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> |
| SSTL-125<br>Class I, II | 1.19  | 1.25                  | 1.26  | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>VCCIO             | 0.51 *<br>V <sub>CCIO</sub> |
| SSTL-12<br>Class I, II  | 1.14  | 1.20                  | 1.26  | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>VCCIO             | 0.51 *<br>V <sub>CCIO</sub> |
| HSTL-18<br>Class I, II  | 1.71  | 1.8                   | 1.89  | 0.85                        | 0.9                     | 0.95                        | _                           | V <sub>CCIO</sub> /2       | _                           |
| HSTL-15<br>Class I, II  | 1.425 | 1.5                   | 1.575 | 0.68                        | 0.75                    | 0.9                         | _                           | V <sub>CCIO</sub> /2       | _                           |
| HSTL-12<br>Class I, II  | 1.14  | 1.2                   | 1.26  | 0.47 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.53 *<br>V <sub>CCIO</sub> | _                           | V <sub>CCIO</sub> /2       | _                           |
| HSUL-12                 | 1.14  | 1.2                   | 1.3   | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | _                           | _                          | _                           |

Table 19. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Stratix V Devices (Part 1 of 2)

| Table 15: Onle          | ,                  |                          | -,                       | ,                       |                            | - гросиновино            |                            |                            | , t- m-t             | · · · -,        |
|-------------------------|--------------------|--------------------------|--------------------------|-------------------------|----------------------------|--------------------------|----------------------------|----------------------------|----------------------|-----------------|
| I/O Standard            | V <sub>IL(D(</sub> | <sub>C)</sub> (V)        | V <sub>IH(D</sub>        | <sub>C)</sub> (V)       | V <sub>IL(AC)</sub> (V)    | V <sub>IH(AC)</sub> (V)  | V <sub>OL</sub> (V)        | V <sub>OH</sub> (V)        | I (m/\)              | l <sub>oh</sub> |
| i/U Stanuaru            | Min                | Max                      | Min                      | Max                     | Max                        | Min                      | Max                        | Min                        | I <sub>ol</sub> (mA) | (mA)            |
| SSTL-2<br>Class I       | -0.3               | V <sub>REF</sub> – 0.15  | V <sub>REF</sub> + 0.15  | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> –<br>0.31 | V <sub>REF</sub> + 0.31  | V <sub>TT</sub> – 0.608    | V <sub>TT</sub> + 0.608    | 8.1                  | -8.1            |
| SSTL-2<br>Class II      | -0.3               | V <sub>REF</sub> – 0.15  | V <sub>REF</sub> + 0.15  | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> – 0.31    | V <sub>REF</sub> + 0.31  | V <sub>TT</sub> – 0.81     | V <sub>TT</sub> + 0.81     | 16.2                 | -16.2           |
| SSTL-18<br>Class I      | -0.3               | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> – 0.25    | V <sub>REF</sub> + 0.25  | V <sub>TT</sub> – 0.603    | V <sub>TT</sub> + 0.603    | 6.7                  | -6.7            |
| SSTL-18<br>Class II     | -0.3               | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> –<br>0.25 | V <sub>REF</sub> + 0.25  | 0.28                       | V <sub>CCIO</sub> - 0.28   | 13.4                 | -13.4           |
| SSTL-15<br>Class I      | _                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | _                       | V <sub>REF</sub> – 0.175   | V <sub>REF</sub> + 0.175 | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | 8                    | -8              |
| SSTL-15<br>Class II     | _                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | _                       | V <sub>REF</sub> – 0.175   | V <sub>REF</sub> + 0.175 | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | 16                   | -16             |
| SSTL-135<br>Class I, II | _                  | V <sub>REF</sub> – 0.09  | V <sub>REF</sub> + 0.09  | _                       | V <sub>REF</sub> –<br>0.16 | V <sub>REF</sub> + 0.16  | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | _                    | _               |
| SSTL-125<br>Class I, II | _                  | V <sub>REF</sub> – 0.85  | V <sub>REF</sub> + 0.85  | _                       | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15  | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | _                    | _               |
| SSTL-12<br>Class I, II  | _                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | _                       | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15  | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | _                    | _               |

Table 19. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Stratix V Devices (Part 2 of 2)

| I/O Standard        | V <sub>IL(DC</sub> | ; <sub>)</sub> (V)        | V <sub>IH(D</sub>       | <sub>C)</sub> (V)        | V <sub>IL(AC)</sub> (V)    | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V)        | V <sub>OH</sub> (V)        | I (mA)               | l <sub>oh</sub> |
|---------------------|--------------------|---------------------------|-------------------------|--------------------------|----------------------------|-------------------------|----------------------------|----------------------------|----------------------|-----------------|
| i/O Stanuaru        | Min                | Max                       | Min                     | Max                      | Max                        | Min                     | Max                        | Min                        | I <sub>ol</sub> (mA) | (mA)            |
| HSTL-18<br>Class I  |                    | V <sub>REF</sub> – 0.1    | V <sub>REF</sub> + 0.1  | _                        | V <sub>REF</sub> - 0.2     | V <sub>REF</sub> + 0.2  | 0.4                        | V <sub>CCIO</sub> – 0.4    | 8                    | -8              |
| HSTL-18<br>Class II |                    | V <sub>REF</sub> –<br>0.1 | V <sub>REF</sub> + 0.1  |                          | V <sub>REF</sub> - 0.2     | V <sub>REF</sub> + 0.2  | 0.4                        | V <sub>CCIO</sub> – 0.4    | 16                   | -16             |
| HSTL-15<br>Class I  | _                  | V <sub>REF</sub> – 0.1    | V <sub>REF</sub> + 0.1  | _                        | V <sub>REF</sub> - 0.2     | V <sub>REF</sub> + 0.2  | 0.4                        | V <sub>CCIO</sub> – 0.4    | 8                    | -8              |
| HSTL-15<br>Class II | _                  | V <sub>REF</sub> – 0.1    | V <sub>REF</sub> + 0.1  | _                        | V <sub>REF</sub> - 0.2     | V <sub>REF</sub> + 0.2  | 0.4                        | V <sub>CCIO</sub> – 0.4    | 16                   | -16             |
| HSTL-12<br>Class I  | -0.15              | V <sub>REF</sub> – 0.08   | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> – 0.15    | V <sub>REF</sub> + 0.15 | 0.25*<br>V <sub>CCIO</sub> | 0.75*<br>V <sub>CCIO</sub> | 8                    | -8              |
| HSTL-12<br>Class II | -0.15              | V <sub>REF</sub> – 0.08   | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | 0.25*<br>V <sub>CCIO</sub> | 0.75*<br>V <sub>CCIO</sub> | 16                   | -16             |
| HSUL-12             | _                  | V <sub>REF</sub> – 0.13   | V <sub>REF</sub> + 0.13 |                          | V <sub>REF</sub> –<br>0.22 | V <sub>REF</sub> + 0.22 | 0.1*<br>V <sub>CCIO</sub>  | 0.9*<br>V <sub>CCIO</sub>  | _                    | _               |

Table 20. Differential SSTL I/O Standards for Stratix V Devices

| I/O Standard            |       | V <sub>CCIO</sub> (V) |       | V <sub>SWIN</sub> | <sub>G(DC)</sub> (V)    |                              | V <sub>X(AC)</sub> (V) |                              | V <sub>SWING(</sub>                        | <sub>AC)</sub> (V)                            |
|-------------------------|-------|-----------------------|-------|-------------------|-------------------------|------------------------------|------------------------|------------------------------|--------------------------------------------|-----------------------------------------------|
| I/O Standard            | Min   | Тур                   | Max   | Min               | Max                     | Min                          | Тур                    | Max                          | Min                                        | Max                                           |
| SSTL-2 Class<br>I, II   | 2.375 | 2.5                   | 2.625 | 0.3               | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 – 0.2   | _                      | V <sub>CCIO</sub> /2 + 0.2   | 0.62                                       | V <sub>CCIO</sub> + 0.6                       |
| SSTL-18 Class<br>I, II  | 1.71  | 1.8                   | 1.89  | 0.25              | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 – 0.175 | _                      | V <sub>CCIO</sub> /2 + 0.175 | 0.5                                        | V <sub>CCIO</sub> + 0.6                       |
| SSTL-15 Class<br>I, II  | 1.425 | 1.5                   | 1.575 | 0.2               | (1)                     | V <sub>CCIO</sub> /2 – 0.15  | _                      | V <sub>CCIO</sub> /2 + 0.15  | 0.35                                       | _                                             |
| SSTL-135<br>Class I, II | 1.283 | 1.35                  | 1.45  | 0.2               | (1)                     | V <sub>CCIO</sub> /2 – 0.15  | V <sub>CCIO</sub> /2   | V <sub>CCIO</sub> /2 + 0.15  | 2(V <sub>IH(AC)</sub> - V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub><br>- V <sub>REF</sub> ) |
| SSTL-125<br>Class I, II | 1.19  | 1.25                  | 1.31  | 0.18              | (1)                     | V <sub>CCIO</sub> /2 – 0.15  | V <sub>CCIO</sub> /2   | V <sub>CCIO</sub> /2 + 0.15  | 2(V <sub>IH(AC)</sub> - V <sub>REF</sub> ) | _                                             |
| SSTL-12<br>Class I, II  | 1.14  | 1.2                   | 1.26  | 0.18              | _                       | V <sub>REF</sub><br>-0.15    | V <sub>CCI0</sub> /2   | V <sub>REF</sub> + 0.15      | -0.30                                      | 0.30                                          |

## Note to Table 20:

Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 1 of 2)

| I/O                    |       |     |       | V <sub>DIF(</sub> | <sub>DC)</sub> (V) |      | V <sub>X(AC)</sub> (V) |      |      | V <sub>CM(DC)</sub> (V | )    | V <sub>DIF(</sub> | <sub>AC)</sub> (V) |
|------------------------|-------|-----|-------|-------------------|--------------------|------|------------------------|------|------|------------------------|------|-------------------|--------------------|
| Standard               | Min   | Тур | Max   | Min               | Max                | Min  | Тур                    | Max  | Min  | Тур                    | Max  | Min               | Max                |
| HSTL-18<br>Class I, II | 1.71  | 1.8 | 1.89  | 0.2               | _                  | 0.78 | _                      | 1.12 | 0.78 | _                      | 1.12 | 0.4               | _                  |
| HSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.2               | _                  | 0.68 | _                      | 0.9  | 0.68 |                        | 0.9  | 0.4               | _                  |

<sup>(1)</sup> The maximum value for  $V_{SWING(DC)}$  is not defined. However, each single-ended signal needs to be within the respective single-ended limits  $(V_{IH(DC)})$  and  $V_{IL(DC)}$ ).

Page 16 Electrical Characteristics

Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 2 of 2)

| I/O                    |      |     |      | V <sub>DIF(</sub> | <sub>DC)</sub> (V)         |                                 | V <sub>X(AC)</sub> (V)    |                                 |                           | V <sub>CM(DC)</sub> (V    | )                         | V <sub>DIF(</sub> | <sub>(C)</sub> (V)          |
|------------------------|------|-----|------|-------------------|----------------------------|---------------------------------|---------------------------|---------------------------------|---------------------------|---------------------------|---------------------------|-------------------|-----------------------------|
| Standard               | Min  | Тур | Max  | Min               | Max                        | Min                             | Тур                       | Max                             | Min                       | Тур                       | Max                       | Min               | Max                         |
| HSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.16              | V <sub>CCIO</sub><br>+ 0.3 | _                               | 0.5*<br>V <sub>CCIO</sub> | _                               | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.3               | V <sub>CCIO</sub><br>+ 0.48 |
| HSUL-12                | 1.14 | 1.2 | 1.3  | 0.26              | 0.26                       | 0.5*V <sub>CCIO</sub><br>- 0.12 | 0.5*<br>V <sub>CCIO</sub> | 0.5*V <sub>CCIO</sub><br>+ 0.12 | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.44              | 0.44                        |

Table 22. Differential I/O Standard Specifications for Stratix V Devices (7)

| I/O                        | Vc    | <sub>CIO</sub> (V) | (10)  |     | V <sub>ID</sub> (mV) <sup>(8)</sup> |     |      | V <sub>ICM(DC)</sub> (V)       |       | Vo    | <sub>D</sub> (V) ( | 6)  | V     | <sub>OCM</sub> (V) | (6)   |
|----------------------------|-------|--------------------|-------|-----|-------------------------------------|-----|------|--------------------------------|-------|-------|--------------------|-----|-------|--------------------|-------|
| Standard                   | Min   | Тур                | Max   | Min | Condition                           | Max | Min  | Condition                      | Max   | Min   | Тур                | Max | Min   | Тур                | Max   |
| PCML                       | Trar  | nsmitte            |       |     | •                                   |     | •    | of the high-s<br>I/O pin speci | •     |       |                    |     |       |                    | . For |
| 2.5 V                      | 2.375 | 2.5                | 2.625 | 100 | V <sub>CM</sub> =                   | _   | 0.05 | D <sub>MAX</sub> ≤ 700 Mbps    | 1.8   | 0.247 |                    | 0.6 | 1.125 | 1.25               | 1.375 |
| LVDS (1)                   | 2.373 | 2.3                | 2.023 | 100 | 1.25 V                              | _   | 1.05 | D <sub>MAX</sub> > 700 Mbps    | 1.55  | 0.247 | _                  | 0.6 | 1.125 | 1.25               | 1.375 |
| BLVDS (5)                  | 2.375 | 2.5                | 2.625 | 100 | _                                   | _   | _    | _                              |       | _     |                    | _   | _     | _                  | _     |
| RSDS<br>(HIO) (2)          | 2.375 | 2.5                | 2.625 | 100 | V <sub>CM</sub> = 1.25 V            | _   | 0.3  | _                              | 1.4   | 0.1   | 0.2                | 0.6 | 0.5   | 1.2                | 1.4   |
| Mini-<br>LVDS<br>(HIO) (3) | 2.375 | 2.5                | 2.625 | 200 | _                                   | 600 | 0.4  | _                              | 1.325 | 0.25  |                    | 0.6 | 1     | 1.2                | 1.4   |
| LVPECL (4                  | _     |                    | _     | 300 | _                                   | _   | 0.6  | D <sub>MAX</sub> ≤ 700 Mbps    | 1.8   | _     | _                  | _   |       | _                  |       |
| ), (9)                     | _     |                    | _     | 300 | _                                   |     | 1    | D <sub>MAX</sub> > 700 Mbps    | 1.6   |       | _                  | _   | _     |                    | _     |

#### Notes to Table 22:

- (1) For optimized LVDS receiver performance, the receiver voltage input range must be between 1.0 V to 1.6 V for data rates above 700 Mbps, and 0 V to 1.85 V for data rates below 700 Mbps.
- (2) For optimized RSDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.45 V.
- $(3) \quad \text{For optimized Mini-LVDS receiver performance, the receiver voltage input range must be between } 0.3 \, \text{V to } 1.425 \, \text{V}.$
- (4) For optimized LVPECL receiver performance, the receiver voltage input range must be between 0.85 V to 1.75 V for data rate above 700 Mbps and 0.45 V to 1.95 V for data rate below 700 Mbps.
- (5) There are no fixed  $V_{ICM}$ ,  $V_{OD}$ , and  $V_{OCM}$  specifications for BLVDS. They depend on the system topology.
- (6) RL range:  $90 \le RL \le 110 \Omega$ .
- (7) The 1.4-V and 1.5-V PCML transceiver I/O standard specifications are described in "Transceiver Performance Specifications" on page 18.
- (8) The minimum VID value is applicable over the entire common mode range, VCM.
- (9) LVPECL is only supported on dedicated clock input pins.
- (10) Differential inputs are powered by VCCPD which requires 2.5  $\rm V.$

# **Power Consumption**

Altera offers two ways to estimate power consumption for a design—the Excel-based Early Power Estimator and the Quartus<sup>®</sup> II PowerPlay Power Analyzer feature.



You typically use the interactive Excel-based Early Power Estimator before designing the FPGA to get a magnitude estimate of the device power. The Quartus II PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates.



For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

Page 18 Switching Characteristics

# **Switching Characteristics**

This section provides performance characteristics of the Stratix V core and periphery blocks.

These characteristics can be designated as Preliminary or Final.

- Preliminary characteristics are created using simulation results, process data, and other known parameters. The title of these tables show the designation as "Preliminary."
- Final numbers are based on actual silicon characterization and testing. The numbers reflect the actual performance of the device under worst-case silicon process, voltage, and junction temperature conditions. There are no designations on finalized tables.

# **Transceiver Performance Specifications**

This section describes transceiver performance specifications.

Table 23 lists the Stratix V GX and GS transceiver specifications.

Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 1 of 7)

| Symbol/<br>Description                              | Conditions                                                        | Trai  | nsceive<br>Grade | r Speed<br>1 | Trar     | sceive<br>Grade | r Speed<br>2        | Trar      | sceive<br>Grade | r Speed<br>3 | Unit     |
|-----------------------------------------------------|-------------------------------------------------------------------|-------|------------------|--------------|----------|-----------------|---------------------|-----------|-----------------|--------------|----------|
| Description                                         |                                                                   | Min   | Тур              | Max          | Min      | Тур             | Max                 | Min       | Тур             | Max          |          |
| Reference Clock                                     |                                                                   |       |                  |              |          |                 |                     |           |                 |              |          |
| Supported I/O<br>Standards                          | Dedicated<br>reference<br>clock pin                               | 1.2-V | PCML,            | 1.4-V PCM    | L, 1.5-V |                 | , 2.5-V PCN<br>HCSL | 1L, Diffe | rential         | LVPECL, L\   | /DS, and |
| Stanuarus                                           | RX reference clock pin                                            |       |                  | 1.4-V PCMI   | _, 1.5-V | PCML,           | 2.5-V PCM           | L, LVPE   | CL, and         | d LVDS       |          |
| Input Reference<br>Clock Frequency<br>(CMU PLL) (8) | _                                                                 | 40    |                  | 710          | 40       |                 | 710                 | 40        | _               | 710          | MHz      |
| Input Reference<br>Clock Frequency<br>(ATX PLL) (8) | _                                                                 | 100   |                  | 710          | 100      |                 | 710                 | 100       | _               | 710          | MHz      |
| Rise time                                           | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> | _     | _                | 400          | _        |                 | 400                 | _         | _               | 400          | nc       |
| Fall time                                           | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> | —     | —                | 400          | _        | _               | 400                 | _         | _               | 400          | ps       |
| Duty cycle                                          | _                                                                 | 45    | _                | 55           | 45       | _               | 55                  | 45        | _               | 55           | %        |
| Spread-spectrum<br>modulating clock<br>frequency    | PCI Express®<br>(PCIe®)                                           | 30    | _                | 33           | 30       |                 | 33                  | 30        | _               | 33           | kHz      |

Table 23. Transceiver Specifications for Stratix V GX and GS Devices  $^{(1)}$  (Part 2 of 7)

| Symbol/                                                 | Conditions                                             | Trai                  | nsceive<br>Grade | r Speed<br>1       | Trai  | nsceive<br>Grade | r Speed<br>2 | Trai  | sceive<br>Grade  | r Speed<br>3       | Unit        |
|---------------------------------------------------------|--------------------------------------------------------|-----------------------|------------------|--------------------|-------|------------------|--------------|-------|------------------|--------------------|-------------|
| Description                                             |                                                        | Min                   | Тур              | Max                | Min   | Тур              | Max          | Min   | Тур              | Max                |             |
| Spread-spectrum<br>downspread                           | PCIe                                                   | _                     | 0 to<br>-0.5     | _                  | _     | 0 to<br>-0.5     | _            | _     | 0 to<br>-0.5     | _                  | %           |
| On-chip<br>termination<br>resistors (21)                | _                                                      | _                     | 100              | _                  | _     | 100              | _            | _     | 100              | _                  | Ω           |
| Absolute V <sub>MAX</sub> <sup>(5)</sup>                | Dedicated<br>reference<br>clock pin                    |                       | _                | 1.6                | _     |                  | 1.6          | _     | _                | 1.6                | V           |
|                                                         | RX reference clock pin                                 |                       | _                | 1.2                | _     | _                | 1.2          | _     | _                | 1.2                |             |
| Absolute V <sub>MIN</sub>                               | _                                                      | -0.4                  |                  | _                  | -0.4  | _                | _            | -0.4  | _                | _                  | V           |
| Peak-to-peak<br>differential input<br>voltage           | _                                                      | 200                   | _                | 1600               | 200   | _                | 1600         | 200   | _                | 1600               | mV          |
| V <sub>ICM</sub> (AC                                    | Dedicated<br>reference<br>clock pin                    | 1050/1000/900/850 (2) |                  |                    | 1050/ | 1000/90          | 00/850 (2)   | 1050/ | 1000/90          | 00/850 (2)         | mV          |
| oupled) <sup>(3)</sup>                                  | RX reference clock pin                                 | 1.                    | .0/0.9/0         | .85 <sup>(4)</sup> | 1.    | 0/0.9/0          | .85 (4)      | 1.    | 0/0.9/0          | .85 <sup>(4)</sup> | V           |
| V <sub>ICM</sub> (DC coupled)                           | HCSL I/O<br>standard for<br>PCIe<br>reference<br>clock | 250                   | _                | 550                | 250   | _                | 550          | 250   | _                | 550                | mV          |
|                                                         | 100 Hz                                                 | _                     | _                | -70                | _     | _                | -70          | _     | _                | -70                | dBc/Hz      |
| Transmitter                                             | 1 kHz                                                  | _                     | _                | -90                | _     | _                | -90          | _     | _                | -90                | dBc/Hz      |
| REFCLK Phase<br>Noise                                   | 10 kHz                                                 |                       | _                | -100               | _     | _                | -100         | _     | _                | -100               | dBc/Hz      |
| (622 MHz) <sup>(20)</sup>                               | 100 kHz                                                | _                     | _                | -110               | _     | _                | -110         | _     | _                | -110               | dBc/Hz      |
|                                                         | ≥1 MHz                                                 | _                     | _                | -120               | _     | _                | -120         | _     | _                | -120               | dBc/Hz      |
| Transmitter<br>REFCLK Phase<br>Jitter<br>(100 MHz) (17) | 10 kHz to<br>1.5 MHz<br>(PCle)                         |                       | _                | 3                  | _     | _                | 3            | _     | _                | 3                  | ps<br>(rms) |
| R <sub>REF</sub> (19)                                   | _                                                      | _                     | 1800<br>±1%      | _                  | _     | 1800<br>±1%      | _            | _     | 180<br>0<br>±1%  | _                  | Ω           |
| Transceiver Clocks                                      | s                                                      |                       |                  |                    |       |                  |              |       |                  |                    |             |
| fixedclk clock<br>frequency                             | PCIe<br>Receiver<br>Detect                             | _                     | 100<br>or<br>125 | _                  | _     | 100<br>or<br>125 | —            | _     | 100<br>or<br>125 | —                  | MHz         |

Page 20 Switching Characteristics

Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 3 of 7)

| Symbol/                                                                                                                      | Conditions                                                                  | Trai | nsceive<br>Grade | r Speed<br>: 1 | Trai     | nsceive<br>Grade | r Speed<br>2 | Trar    | sceive<br>Grade | r Speed<br>3             | Unit |
|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------|------------------|----------------|----------|------------------|--------------|---------|-----------------|--------------------------|------|
| Description                                                                                                                  |                                                                             | Min  | Тур              | Max            | Min      | Тур              | Max          | Min     | Тур             | Max                      |      |
| Reconfiguration clock (mgmt_clk_clk) frequency                                                                               | 1                                                                           | 100  |                  | 125            | 100      | _                | 125          | 100     | _               | 125                      | MHz  |
| Receiver                                                                                                                     |                                                                             |      |                  |                |          |                  |              |         |                 |                          |      |
| Supported I/O<br>Standards                                                                                                   | _                                                                           |      |                  | 1.4-V PCMI     | L, 1.5-V | PCML,            | 2.5-V PCM    | L, LVPE | CL, and         | d LVDS                   |      |
| Data rate<br>(Standard PCS)                                                                                                  | _                                                                           | 600  | _                | 12200          | 600      | _                | 12200        | 600     | _               | 8500/<br>10312.5<br>(24) | Mbps |
| Data rate (10G PCS) (9), (23)                                                                                                | _                                                                           | 600  | _                | 14100          | 600      | _                | 12500        | 600     | _               | 8500/<br>10312.5<br>(24) | Mbps |
| Absolute V <sub>MAX</sub> for a receiver pin <sup>(5)</sup>                                                                  | _                                                                           | _    | _                | 1.2            | _        | _                | 1.2          | _       | _               | 1.2                      | V    |
| Absolute V <sub>MIN</sub> for a receiver pin                                                                                 | _                                                                           | -0.4 |                  | _              | -0.4     | _                | _            | -0.4    | _               | _                        | V    |
| Maximum peak-<br>to-peak<br>differential input<br>voltage V <sub>ID</sub> (diff p-<br>p) before device<br>configuration (22) | _                                                                           | _    | _                | 1.6            | _        | _                | 1.6          | _       | _               | 1.6                      | V    |
| Maximum peak-<br>to-peak                                                                                                     | $V_{CCR\_GXB} = 1.0 \text{ V}/1.05 \text{ V} $ $(V_{ICM} = 0.70 \text{ V})$ |      | _                | 2.0            | _        | _                | 2.0          | _       | _               | 2.0                      | V    |
| differential input<br>voltage V <sub>ID</sub> (diff p-<br>p) after device<br>configuration (18),                             | $V_{CCR\_GXB} = 0.90 \text{ V}$ $(V_{ICM} = 0.6 \text{ V})$                 | _    | _                | 2.4            | _        | _                | 2.4          | _       | _               | 2.4                      | V    |
| (22)                                                                                                                         | $V_{CCR\_GXB} = 0.85 \text{ V}$ $(V_{ICM} = 0.6 \text{ V})$                 | _    | _                | 2.4            | _        | _                | 2.4          | _       | _               | 2.4                      | V    |
| Minimum<br>differential eye<br>opening at<br>receiver serial<br>input pins (6), (22),<br>(27)                                | _                                                                           | 85   | _                | _              | 85       | _                | _            | 85      | _               | _                        | mV   |

Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 4 of 7)

| Symbol/                                       | Conditions                                                          | Trai | nsceive<br>Grade | r Speed<br>1 | Trai | nsceive<br>Grade | r Speed<br>2 | Trai | nsceive<br>Grade | r Speed<br>3 | Unit |
|-----------------------------------------------|---------------------------------------------------------------------|------|------------------|--------------|------|------------------|--------------|------|------------------|--------------|------|
| Description                                   |                                                                     | Min  | Тур              | Max          | Min  | Тур              | Max          | Min  | Тур              | Max          |      |
|                                               | 85– $\Omega$ setting                                                |      | 85 ±<br>30%      | _            | _    | 85 ± 30%         | —            | _    | 85 ± 30%         | _            | Ω    |
| Differential on-                              | 100–Ω<br>setting                                                    | _    | 100<br>±<br>30%  | _            | _    | 100<br>±<br>30%  | _            | _    | 100<br>±<br>30%  | _            | Ω    |
| chip termination<br>resistors <sup>(21)</sup> | 120–Ω<br>setting                                                    | _    | 120<br>±<br>30%  | _            | _    | 120<br>±<br>30%  | _            | _    | 120<br>±<br>30%  | _            | Ω    |
|                                               | 150-Ω<br>setting                                                    | _    | 150<br>±<br>30%  | _            | _    | 150<br>±<br>30%  | _            | _    | 150<br>±<br>30%  | _            | Ω    |
| V <sub>ICM</sub><br>(AC and DC                | V <sub>CCR_GXB</sub> = 0.85 V or 0.9 V full bandwidth               | _    | 600              | -            | _    | 600              | -            | _    | 600              |              | mV   |
|                                               | V <sub>CCR_GXB</sub> = 0.85 V or 0.9 V half bandwidth               | _    | 600              | -            | _    | 600              | -            | _    | 600              | -            | mV   |
| coupled)                                      | V <sub>CCR_GXB</sub> =<br>1.0 V/1.05 V<br>full<br>bandwidth         | _    | 700              | _            | _    | 700              | _            | _    | 700              | _            | mV   |
|                                               | V <sub>CCR_GXB</sub> =<br>1.0 V<br>half<br>bandwidth                | _    | 750              |              | _    | 750              |              | _    | 750              |              | mV   |
| t <sub>LTR</sub> (11)                         | _                                                                   | _    | _                | 10           | _    |                  | 10           | _    | _                | 10           | μs   |
| t <sub>LTD</sub> (12)                         | _                                                                   | 4    | _                |              | 4    |                  |              | 4    |                  |              | μs   |
| t <sub>LTD_manual</sub> (13)                  | _                                                                   | 4    | _                |              | 4    | _                |              | 4    | _                |              | μs   |
| t <sub>LTR_LTD_manual</sub> (14)              | _                                                                   | 15   | _                |              | 15   |                  |              | 15   | _                |              | μs   |
| Run Length                                    | _                                                                   | _    | _                | 200          |      | _                | 200          | _    | _                | 200          | UI   |
| Programmable equalization (AC Gain) (10)      | Full<br>bandwidth<br>(6.25 GHz)<br>Half<br>bandwidth<br>(3.125 GHz) | _    | _                | 16           | _    | _                | 16           | _    | _                | 16           | dB   |

Page 22 Switching Characteristics

Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 5 of 7)

| Symbol/                                                               | Conditions                                        | Tra | nsceive<br>Grade | r Speed<br>1 | Trai | nsceive<br>Grade | r Speed<br>2 | Trai | nsceive<br>Grade | er Speed<br>e 3          | Unit |
|-----------------------------------------------------------------------|---------------------------------------------------|-----|------------------|--------------|------|------------------|--------------|------|------------------|--------------------------|------|
| Description                                                           |                                                   | Min | Тур              | Max          | Min  | Тур              | Max          | Min  | Тур              | Max                      |      |
|                                                                       | DC Gain<br>Setting = 0                            | _   | 0                | _            | _    | 0                |              | _    | 0                | _                        | dB   |
|                                                                       | DC Gain<br>Setting = 1                            | _   | 2                | _            | _    | 2                | _            | _    | 2                | _                        | dB   |
| Programmable<br>DC gain                                               | DC Gain<br>Setting = 2                            | _   | 4                | _            | _    | 4                |              | _    | 4                | _                        | dB   |
|                                                                       | DC Gain<br>Setting = 3                            |     | 6                |              | _    | 6                | _            | _    | 6                | _                        | dB   |
|                                                                       | DC Gain<br>Setting = 4                            |     | 8                | _            | _    | 8                | _            | _    | 8                | _                        | dB   |
| Transmitter                                                           |                                                   |     |                  |              |      |                  |              |      |                  |                          |      |
| Supported I/O<br>Standards                                            | _                                                 |     |                  |              | -    | 1.4-V an         | nd 1.5-V PC  | ML   |                  |                          |      |
| Data rate<br>(Standard PCS)                                           | _                                                 | 600 | _                | 12200        | 600  | _                | 12200        | 600  | _                | 8500/<br>10312.5<br>(24) | Mbps |
| Data rate<br>(10G PCS)                                                | _                                                 | 600 | _                | 14100        | 600  | _                | 12500        | 600  | _                | 8500/<br>10312.5<br>(24) | Mbps |
| 100 (100)                                                             | 85- $\Omega$ setting                              | _   | 85 ±<br>20%      | _            | _    | 85 ± 20%         | _            | _    | 85 ± 20%         | _                        | Ω    |
| Differential on-                                                      | 100-Ω<br>setting                                  | _   | 100<br>±<br>20%  | _            | _    | 100<br>±<br>20%  | _            | _    | 100<br>±<br>20%  | _                        | Ω    |
| chip termination resistors                                            | 120-Ω<br>setting                                  | _   | 120<br>±<br>20%  | _            | _    | 120<br>±<br>20%  | _            | _    | 120<br>±<br>20%  | _                        | Ω    |
|                                                                       | 150-Ω<br>setting                                  | _   | 150<br>±<br>20%  | _            | _    | 150<br>±<br>20%  | _            | _    | 150<br>±<br>20%  | _                        | Ω    |
| V <sub>OCM</sub> (AC coupled)                                         | 0.65-V<br>setting                                 | _   | 650              | _            | _    | 650              | —            | _    | 650              | _                        | mV   |
| V <sub>OCM</sub> (DC coupled)                                         | _                                                 | _   | 650              | _            | _    | 650              | _            | _    | 650              | _                        | mV   |
| Rise time (7)                                                         | 20% to 80%                                        | 30  |                  | 160          | 30   | _                | 160          | 30   |                  | 160                      | ps   |
| Fall time <sup>(7)</sup>                                              | 80% to 20%                                        | 30  | _                | 160          | 30   | _                | 160          | 30   | _                | 160                      | ps   |
| Intra-differential<br>pair skew                                       | Tx V <sub>CM</sub> = 0.5 V and slew rate of 15 ps | _   | _                | 15           | _    | _                | 15           | _    | _                | 15                       | ps   |
| Intra-transceiver<br>block transmitter<br>channel-to-<br>channel skew | x6 PMA<br>bonded mode                             | _   | _                | 120          | _    | _                | 120          | _    | _                | 120                      | ps   |

Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 6 of 7)

| Symbol/                                                               | Conditions                                   | Trai | nsceive<br>Grade | r Speed<br>e 1                | Trar | sceive<br>Grade | r Speed<br>2                  | Tran | sceive<br>Grade | er Speed<br>e 3               | Unit |
|-----------------------------------------------------------------------|----------------------------------------------|------|------------------|-------------------------------|------|-----------------|-------------------------------|------|-----------------|-------------------------------|------|
| Description                                                           |                                              | Min  | Тур              | Max                           | Min  | Тур             | Max                           | Min  | Тур             | Max                           |      |
| Inter-transceiver<br>block transmitter<br>channel-to-<br>channel skew | xN PMA<br>bonded mode                        | ı    | ı                | 500                           | _    | ı               | 500                           | _    | _               | 500                           | ps   |
| CMU PLL                                                               |                                              |      |                  |                               |      |                 |                               |      |                 |                               |      |
| Supported Data<br>Range                                               | _                                            | 600  | _                | 12500                         | 600  | _               | 12500                         | 600  | _               | 8500/<br>10312.5<br>(24)      | Mbps |
| t <sub>pll_powerdown</sub> (15)                                       | _                                            | 1    | _                | _                             | 1    | _               | _                             | 1    | _               | _                             | μs   |
| t <sub>pll_lock</sub> (16)                                            | _                                            | _    | _                | 10                            | _    | _               | 10                            | _    | _               | 10                            | μs   |
| ATX PLL                                                               |                                              |      |                  |                               |      |                 |                               |      |                 |                               |      |
|                                                                       | VCO<br>post-divider<br>L=2                   | 8000 |                  | 14100                         | 8000 |                 | 12500                         | 8000 | _               | 8500/<br>10312.5<br>(24)      | Mbps |
| Currented Date                                                        | L=4                                          | 4000 | _                | 7050                          | 4000 | _               | 6600                          | 4000 |                 | 6600                          | Mbps |
| Supported Data<br>Rate Range                                          | L=8                                          | 2000 | _                | 3525                          | 2000 | _               | 3300                          | 2000 | _               | 3300                          | Mbps |
| G                                                                     | L=8,<br>Local/Central<br>Clock Divider<br>=2 | 1000 | _                | 1762.5                        | 1000 | _               | 1762.5                        | 1000 | _               | 1762.5                        | Mbps |
| t <sub>pll_powerdown</sub> (15)                                       | _                                            | 1    | _                | _                             | 1    | _               | _                             | 1    | _               | _                             | μs   |
| t <sub>pll_lock</sub> (16)                                            |                                              |      |                  | 10                            | _    |                 | 10                            | _    |                 | 10                            | μs   |
| fPLL                                                                  |                                              |      |                  |                               |      |                 |                               |      |                 |                               |      |
| Supported Data<br>Range                                               | _                                            | 600  | _                | 3250/<br>3125 <sup>(25)</sup> | 600  | _               | 3250/<br>3125 <sup>(25)</sup> | 600  | _               | 3250/<br>3125 <sup>(25)</sup> | Mbps |
| t <sub>pll_powerdown</sub> (15)                                       |                                              | 1    | _                |                               | 1    | _               | _                             | 1    |                 |                               | μs   |

Page 24 Switching Characteristics

Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 7 of 7)

| Symbol/<br>Description     | , Innuitione and a |     | Transceiver Speed<br>Grade 2 |     |     | Transceiver Speed<br>Grade 3 |     |     | Unit |     |    |
|----------------------------|--------------------|-----|------------------------------|-----|-----|------------------------------|-----|-----|------|-----|----|
| Description                |                    | Min | Тур                          | Max | Min | Тур                          | Max | Min | Тур  | Max |    |
| t <sub>pll_lock</sub> (16) | _                  | _   | _                            | 10  | _   | _                            | 10  | _   | _    | 10  | μs |

#### Notes to Table 23:

- (1) Speed grades shown in Table 23 refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Stratix V Device Overview*.
- (2) The reference clock common mode voltage is equal to the  $V_{CCR\_GXB}$  power supply level.
- (3) This supply must be connected to 1.0 V if the transceiver is configured at a data rate > 6.5 Gbps, and to 1.05 V if configured at a data rate > 10.3 Gbps when DFE is used. For data rates up to 6.5 Gbps, you can connect this supply to 0.85 V.
- (4) This supply follows VCCR\_GXB.
- (5) The device cannot tolerate prolonged operation at this absolute maximum.
- (6) The differential eye opening specification at the receiver input pins assumes that **Receiver Equalization** is disabled. If you enable **Receiver Equalization**, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.
- (7) The Quartus II software automatically selects the appropriate slew rate depending on the configured data rate or functional mode.
- (8) The input reference clock frequency options depend on the data rate and the device speed grade.
- (9) The line data rate may be limited by PCS-FPGA interface speed grade.
- (10) Refer to Figure 1 for the GX channel AC gain curves. The total effective AC gain is the AC gain minus the DC gain.
- (11) t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.
- (12) t<sub>I TD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.
- (13) t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.
- (14) t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.
- (15)  $t_{pll\ powerdown}$  is the PLL powerdown minimum pulse width.
- (16) t<sub>nll lock</sub> is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset.
- (17) To calculate the REFCLK rms phase jitter requirement for PCle at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at 100 MHz × 100/f.
- (18) The maximum peak to peak differential input voltage V<sub>ID</sub> after device configuration is equal to 4 × (absolute V<sub>MAX</sub> for receiver pin V<sub>ICM</sub>).
- (19) For ES devices,  $R_{REF}$  is 2000  $\Omega$  ±1%.
- (20) To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = REFCLK phase noise at 622 MHz + 20\*log(f/622).
- (21) SFP/+ optical modules require the host interface to have RD+/- differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices.
- (22) Refer to Figure 2.
- (23) For oversampling designs to support data rates less than the minimum specification, the CDR needs to be in LTR mode only.
- (24) I3YY devices can achieve data rates up to 10.3125 Gbps.
- (25) When you use fPLL as a TXPLL of the transceiver.
- (26) REFCLK performance requires to meet transmitter REFCLK phase noise specification.
- (27) Minimum eye opening of 85 mV is only for the unstressed input eye condition.

Table 24 shows the maximum transmitter data rate for the clock network.

Table 24. Clock Network Maximum Data Rate Transmitter Specifications (1)

|                                   |                                  | ATX PLL                  |                                                      |                                  | CMU PLL (2)              | )                       |                                  | fPLL                     |                         |
|-----------------------------------|----------------------------------|--------------------------|------------------------------------------------------|----------------------------------|--------------------------|-------------------------|----------------------------------|--------------------------|-------------------------|
| Clock Network                     | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span                                      | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span         | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span         |
| x1 <sup>(3)</sup>                 | 14.1                             | _                        | 6                                                    | 12.5                             | _                        | 6                       | 3.125                            | _                        | 3                       |
| x6 <sup>(3)</sup>                 | _                                | 14.1                     | 6                                                    | _                                | 12.5                     | 6                       | _                                | 3.125                    | 6                       |
| x6 PLL<br>Feedback <sup>(4)</sup> | _                                | 14.1                     | Side-<br>wide                                        | _                                | 12.5                     | Side-<br>wide           | _                                | _                        | _                       |
| xN (PCIe)                         | _                                | 8.0                      | 8                                                    | _                                | 5.0                      | 8                       | _                                | _                        | _                       |
| xN (Native PHY IP)                | 8.0                              | 8.0                      | Up to 13<br>channels<br>above<br>and<br>below<br>PLL | 7.99                             | 7.99                     | Up to 13 channels above | 3.125                            | 3.125                    | Up to 13 channels above |
| AN (NAUVE FITTIF)                 | П                                | 8.01 to<br>9.8304        | Up to 7<br>channels<br>above<br>and<br>below<br>PLL  | · 7.55                           | 7.88                     | and<br>below<br>PLL     | 3.123                            | J.120                    | and<br>below<br>PLL     |

#### Notes to Table 24:

<sup>(1)</sup> Valid data rates below the maximum specified in this table depend on the reference clock frequency and the PLL counter settings. Check the MegaWizard message during the PHY IP instantiation.

<sup>(2)</sup> ATX PLL is recommended at 8 Gbps and above data rates for improved jitter performance.

<sup>(3)</sup> Channel span is within a transceiver bank.

<sup>(4)</sup> Side-wide channel bonding is allowed up to the maximum supported by the PHY IP.

Page 26 Switching Characteristics

Table 25 shows the approximate maximum data rate using the standard PCS.

Table 25. Stratix V Standard PCS Approximate Maximum Date Rate (1), (3)

| Mada (2)            | Transceiver | PMA Width                                | 20      | 20      | 16      | 16      | 10  | 10  | 8    | 8    |
|---------------------|-------------|------------------------------------------|---------|---------|---------|---------|-----|-----|------|------|
| Mode <sup>(2)</sup> | Speed Grade | PCS/Core Width                           | 40      | 20      | 32      | 16      | 20  | 10  | 16   | 8    |
|                     | 1           | C1, C2, C2L, I2, I2L<br>core speed grade | 12.2    | 11.4    | 9.76    | 9.12    | 6.5 | 5.8 | 5.2  | 4.72 |
|                     | 2           | C1, C2, C2L, I2, I2L core speed grade    | 12.2    | 11.4    | 9.76    | 9.12    | 6.5 | 5.8 | 5.2  | 4.72 |
|                     | 2           | C3, I3, I3L<br>core speed grade          | 9.8     | 9.0     | 7.84    | 7.2     | 5.3 | 4.7 | 4.24 | 3.76 |
| FIFO                |             | C1, C2, C2L, I2, I2L core speed grade    | 8.5     | 8.5     | 8.5     | 8.5     | 6.5 | 5.8 | 5.2  | 4.72 |
|                     | 3           | I3YY<br>core speed grade                 | 10.3125 | 10.3125 | 7.84    | 7.2     | 5.3 | 4.7 | 4.24 | 3.76 |
|                     | 3           | C3, I3, I3L<br>core speed grade          | 8.5     | 8.5     | 7.84    | 7.2     | 5.3 | 4.7 | 4.24 | 3.76 |
|                     |             | C4, I4<br>core speed grade               | 8.5     | 8.2     | 7.04    | 6.56    | 4.8 | 4.2 | 3.84 | 3.44 |
|                     | 1           | C1, C2, C2L, I2, I2L<br>core speed grade | 12.2    | 11.4    | 9.76    | 9.12    | 6.1 | 5.7 | 4.88 | 4.56 |
|                     | 2           | C1, C2, C2L, I2, I2L core speed grade    | 12.2    | 11.4    | 9.76    | 9.12    | 6.1 | 5.7 | 4.88 | 4.56 |
|                     | 2           | C3, I3, I3L<br>core speed grade          | 9.8     | 9.0     | 7.92    | 7.2     | 4.9 | 4.5 | 3.96 | 3.6  |
| Register            |             | C1, C2, C2L, I2, I2L<br>core speed grade | 10.3125 | 10.3125 | 10.3125 | 10.3125 | 6.1 | 5.7 | 4.88 | 4.56 |
|                     | 3           | I3YY<br>core speed grade                 | 10.3125 | 10.3125 | 7.92    | 7.2     | 4.9 | 4.5 | 3.96 | 3.6  |
|                     | 3           | C3, I3, I3L<br>core speed grade          | 8.5     | 8.5     | 7.92    | 7.2     | 4.9 | 4.5 | 3.96 | 3.6  |
|                     |             | C4, I4<br>core speed grade               | 8.5     | 8.2     | 7.04    | 6.56    | 4.4 | 4.1 | 3.52 | 3.28 |

#### Notes to Table 25:

<sup>(1)</sup> The maximum data rate is in Gbps.

<sup>(2)</sup> The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency.

<sup>(3)</sup> The maximum data rate is also constrained by the transceiver speed grade. Refer to Table 1 for the transceiver speed grade.

Table 26 shows the approximate maximum data rate using the 10G PCS.

Table 26. Stratix V 10G PCS Approximate Maximum Data Rate (1)

| Mode (2)            | Transceiver | PMA Width                                | 64    | 40    | 40     | 40      | 32       | 32    |
|---------------------|-------------|------------------------------------------|-------|-------|--------|---------|----------|-------|
| Widue (2)           | Speed Grade | PCS Width                                | 64    | 66/67 | 50     | 40      | 64/66/67 | 32    |
|                     | 1           | C1, C2, C2L, I2, I2L<br>core speed grade | 14.1  | 14.1  | 10.69  | 14.1    | 13.6     | 13.6  |
|                     | 2           | C1, C2, C2L, I2, I2L<br>core speed grade | 12.5  | 12.5  | 10.69  | 12.5    | 12.5     | 12.5  |
|                     | ۷           | C3, I3, I3L<br>core speed grade          | 12.5  | 12.5  | 10.69  | 12.5    | 10.88    | 10.88 |
| FIFO or<br>Register |             | C1, C2, C2L, I2, I2L<br>core speed grade |       |       |        |         |          |       |
|                     | 3           | C3, I3, I3L<br>core speed grade          |       |       | 8.5    | Gbps    |          |       |
|                     | 3           | C4, I4<br>core speed grade               | grade |       |        |         |          |       |
|                     |             | I3YY<br>core speed grade                 |       |       | 10.312 | 25 Gbps |          |       |

#### Notes to Table 26:

- (1) The maximum data rate is in Gbps.
- (2) The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency.

Page 28 Switching Characteristics

Table 27 shows the  $\ensuremath{V_{OD}}$  settings for the GX channel.

Table 27. Typical V\_OD Setting for GX Channel, TX Termination = 100  $\Omega$  (2)

| Symbol                                | V <sub>OD</sub> Setting | V <sub>op</sub> Value<br>(mV) | V <sub>op</sub> Setting | V <sub>op</sub> Value<br>(mV) |
|---------------------------------------|-------------------------|-------------------------------|-------------------------|-------------------------------|
|                                       | 0 (1)                   | 0                             | 32                      | 640                           |
|                                       | 1 (1)                   | 20                            | 33                      | 660                           |
|                                       | 2 (1)                   | 40                            | 34                      | 680                           |
|                                       | 3 (1)                   | 60                            | 35                      | 700                           |
|                                       | 4 (1)                   | 80                            | 36                      | 720                           |
|                                       | 5 (1)                   | 100                           | 37                      | 740                           |
|                                       | 6                       | 120                           | 38                      | 760                           |
|                                       | 7                       | 140                           | 39                      | 780                           |
|                                       | 8                       | 160                           | 40                      | 800                           |
|                                       | 9                       | 180                           | 41                      | 820                           |
|                                       | 10                      | 200                           | 42                      | 840                           |
|                                       | 11                      | 220                           | 43                      | 860                           |
|                                       | 12                      | 240                           | 44                      | 880                           |
|                                       | 13                      | 260                           | 45                      | 900                           |
|                                       | 14                      | 280                           | 46                      | 920                           |
| <b>V</b> op differential peak to peak | 15                      | 300                           | 47                      | 940                           |
| typical <sup>(3)</sup>                | 16                      | 320                           | 48                      | 960                           |
|                                       | 17                      | 340                           | 49                      | 980                           |
|                                       | 18                      | 360                           | 50                      | 1000                          |
|                                       | 19                      | 380                           | 51                      | 1020                          |
|                                       | 20                      | 400                           | 52                      | 1040                          |
|                                       | 21                      | 420                           | 53                      | 1060                          |
|                                       | 22                      | 440                           | 54                      | 1080                          |
|                                       | 23                      | 460                           | 55                      | 1100                          |
|                                       | 24                      | 480                           | 56                      | 1120                          |
|                                       | 25                      | 500                           | 57                      | 1140                          |
|                                       | 26                      | 520                           | 58                      | 1160                          |
|                                       | 27                      | 540                           | 59                      | 1180                          |
|                                       | 28                      | 560                           | 60                      | 1200                          |
|                                       | 29                      | 580                           | 61                      | 1220                          |
|                                       | 30                      | 600                           | 62                      | 1240                          |
|                                       | 31                      | 620                           | 63                      | 1260                          |

#### Note to Table 27:

- (1) If TX termination resistance =  $100\Omega$ , this VOD setting is illegal.
- (2) The tolerance is  $\pm$ 20% for all VOD settings except for settings 2 and below.
- (3) Refer to Figure 2.

Figure 2 shows the differential transmitter output waveform.

Figure 2. Differential Transmitter Output Waveform



Figure 3 shows the Stratix V AC gain curves for GX channels.

Figure 3. AC Gain Curves for GX Channels (full bandwidth)



Stratix V GT devices contain both GX and GT channels. All transceiver specifications for the GX channels not listed in Table 28 are the same as those listed in Table 23.

Table 28 lists the Stratix V GT transceiver specifications.

Page 30 Switching Characteristics

Table 28. Transceiver Specifications for Stratix V GT Devices (Part 1 of 5)  $^{(1)}$ 

| Symbol/                                                        | Conditions                                             |           | Transceive<br>Speed Grade                                                        |                                            |              | Transceive<br>peed Grade |             | Unit |  |  |
|----------------------------------------------------------------|--------------------------------------------------------|-----------|----------------------------------------------------------------------------------|--------------------------------------------|--------------|--------------------------|-------------|------|--|--|
| Description                                                    |                                                        | Min       | Тур                                                                              | Max                                        | Min          | Тур                      | Max         |      |  |  |
| Reference Clock                                                |                                                        |           | •                                                                                | •                                          | •            | •                        | •           | •    |  |  |
| Supported I/O<br>Standards                                     | Dedicated<br>reference<br>clock pin                    | 1.2-V PCN | 1.2-V PCML, 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, Differential LVPECL, LV and HCSL |                                            |              |                          |             |      |  |  |
| otandardo                                                      | RX reference clock pin                                 |           | 1.4-V PCML                                                                       | ., 1.5-V PCN                               | IL, 2.5-V PC | ML, LVPEC                | L, and LVDS | 3    |  |  |
| Input Reference Clock<br>Frequency (CMU<br>PLL) <sup>(6)</sup> | _                                                      | 40        | _                                                                                | 710                                        | 40           | _                        | 710         | MHz  |  |  |
| Input Reference Clock<br>Frequency (ATX PLL) (6)               | _                                                      | 100       | _                                                                                | 710                                        | 100          | _                        | 710         | MHz  |  |  |
| Rise time                                                      | 20% to 80%                                             | _         | _                                                                                | 400                                        | _            | _                        | 400         |      |  |  |
| Fall time                                                      | 80% to 20%                                             | _         | _                                                                                | 400                                        | _            | _                        | 400         | ps   |  |  |
| Duty cycle                                                     | _                                                      | 45        | _                                                                                | 55                                         | 45           | _                        | 55          | %    |  |  |
| Spread-spectrum<br>modulating clock<br>frequency               | PCI Express<br>(PCIe)                                  | 30        | _                                                                                | 33                                         | 30           | _                        | 33          | kHz  |  |  |
| Spread-spectrum<br>downspread                                  | PCle                                                   | _         | 0 to -0.5                                                                        | _                                          | _            | 0 to -0.5                | _           | %    |  |  |
| On-chip termination resistors (19)                             | _                                                      | _         | 100                                                                              | _                                          | _            | 100                      | _           | Ω    |  |  |
| Absolute V <sub>MAX</sub> (3)                                  | Dedicated<br>reference<br>clock pin                    | _         | _                                                                                | 1.6                                        | _            | _                        | 1.6         | V    |  |  |
|                                                                | RX reference<br>clock pin                              | _         | _                                                                                | 1.2                                        | _            | _                        | 1.2         |      |  |  |
| Absolute V <sub>MIN</sub>                                      | _                                                      | -0.4      | _                                                                                | _                                          | -0.4         |                          | _           | V    |  |  |
| Peak-to-peak<br>differential input<br>voltage                  | _                                                      | 200       | _                                                                                | 1600                                       | 200          |                          | 1600        | mV   |  |  |
| V <sub>ICM</sub> (AC coupled)                                  | Dedicated<br>reference<br>clock pin                    |           | 1050/1000                                                                        | 00 <sup>(2)</sup> 1050/1000 <sup>(2)</sup> |              | 2)                       | mV          |      |  |  |
|                                                                | RX reference clock pin                                 | 1         | .0/0.9/0.85                                                                      | (22)                                       | 1.           | 0/0.9/0.85               | (22)        | V    |  |  |
| V <sub>ICM</sub> (DC coupled)                                  | HCSL I/O<br>standard for<br>PCIe<br>reference<br>clock | 250       | _                                                                                | 550                                        | 250          | _                        | 550         | mV   |  |  |

Table 28. Transceiver Specifications for Stratix V GT Devices (Part 2 of 5)  $^{(1)}$ 

| Symbol/                                                                                                          | Conditions                                                    |        | Transceive<br>peed Grade |              |              | Transceive<br>peed Grade |            | Unit     |
|------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------|--------------------------|--------------|--------------|--------------------------|------------|----------|
| Description                                                                                                      |                                                               | Min    | Тур                      | Max          | Min          | Тур                      | Max        |          |
|                                                                                                                  | 100 Hz                                                        | _      | _                        | -70          | _            | _                        | -70        |          |
| Transmitter REFCLK                                                                                               | 1 kHz                                                         | _      |                          | -90          |              | _                        | -90        | 1        |
| Phase Noise (622                                                                                                 | 10 kHz                                                        | _      |                          | -100         |              | _                        | -100       | dBc/Hz   |
| MHz) <sup>(18)</sup>                                                                                             | 100 kHz                                                       | _      |                          | -110         | _            | _                        | -110       | 1        |
|                                                                                                                  | ≥ 1 MHz                                                       | _      |                          | -120         | _            | _                        | -120       | 1        |
| Transmitter REFCLK<br>Phase Jitter (100<br>MHz) <sup>(15)</sup>                                                  | 10 kHz to<br>1.5 MHz<br>(PCle)                                | _      | _                        | 3            | _            | _                        | 3          | ps (rms) |
| RREF (17)                                                                                                        | _                                                             | _      | 1800<br>± 1%             | _            | _            | 1800<br>± 1%             | _          | Ω        |
| Transceiver Clocks                                                                                               |                                                               |        |                          |              |              |                          |            |          |
| fixedclk Clock<br>frequency                                                                                      | PCIe<br>Receiver<br>Detect                                    | _      | 100 or<br>125            | _            | _            | 100 or<br>125            | _          | MHz      |
| Reconfiguration clock (mgmt_clk_clk) frequency                                                                   | _                                                             | 100    | _                        | 125          | 100          | _                        | 125        | MHz      |
| Receiver                                                                                                         |                                                               |        |                          |              |              |                          |            |          |
| Supported I/O<br>Standards                                                                                       |                                                               |        | 1.4-V PCML               | ., 1.5-V PCM | L, 2.5-V PCI | ML, LVPEC                | L, and LVD | 3        |
| Data rate<br>(Standard PCS) (21)                                                                                 | GX channels                                                   | 600    | _                        | 8500         | 600          | _                        | 8500       | Mbps     |
| Data rate (10G PCS) (21)                                                                                         | GX channels                                                   | 600    | _                        | 12,500       | 600          | _                        | 12,500     | Mbps     |
| Data rate                                                                                                        | GT channels                                                   | 19,600 | _                        | 28,050       | 19,600       | _                        | 25,780     | Mbps     |
| Absolute $V_{MAX}$ for a receiver pin $^{(3)}$                                                                   | GT channels                                                   | _      | _                        | 1.2          | _            | _                        | 1.2        | V        |
| Absolute V <sub>MIN</sub> for a receiver pin                                                                     | GT channels                                                   | -0.4   | _                        | _            | -0.4         | _                        | _          | V        |
| Maximum peak-to-peak                                                                                             | GT channels                                                   | _      | _                        | 1.6          | _            | _                        | 1.6        | V        |
| differential input<br>voltage V <sub>ID</sub> (diff p-p)<br>before device<br>configuration <sup>(20)</sup>       | GX channels                                                   |        |                          |              | (8)          |                          |            |          |
|                                                                                                                  | GT channels                                                   |        |                          |              |              |                          |            |          |
| Maximum peak-to-peak differential input voltage V <sub>ID</sub> (diff p-p) after device configuration (16), (20) | $V_{CCR\_GTB} = 1.05 \text{ V} $ $(V_{ICM} = 0.65 \text{ V})$ | _      | _                        | 2.2          | _            | _                        | 2.2        | V        |
| oomiguration ', ' /                                                                                              | GX channels                                                   |        | •                        |              | (8)          | •                        | •          |          |
| Minimum differential                                                                                             | GT channels                                                   | 200    | _                        | _            | 200          | _                        | _          | mV       |
| eye opening at receiver serial input pins $^{(4)}$ , $^{(20)}$                                                   | GX channels                                                   |        |                          |              | (8)          |                          |            |          |

Page 32 Switching Characteristics

Table 28. Transceiver Specifications for Stratix V GT Devices (Part 3 of 5)  $^{(1)}$ 

| Symbol/                                        | Conditions                       | 9                    | Transceiver<br>Speed Grade |        |     | Transceive<br>peed Grade |        | Unit  |
|------------------------------------------------|----------------------------------|----------------------|----------------------------|--------|-----|--------------------------|--------|-------|
| Description                                    |                                  | Min                  | Тур                        | Max    | Min | Тур                      | Max    |       |
| Differential on-chip termination resistors (7) | GT channels                      | _                    | 100                        | _      | _   | 100                      | _      | Ω     |
|                                                | 85-Ω setting                     | _                    | 85 ± 30%                   | _      | _   | 85<br>± 30%              | _      | Ω     |
| Differential on-chip termination resistors     | 100-Ω<br>setting                 | _                    | 100<br>± 30%               | _      | _   | 100<br>± 30%             | _      | Ω     |
| for GX channels (19)                           | 120-Ω<br>setting                 | _                    | 120<br>± 30%               | _      | _   | 120<br>± 30%             | _      | Ω     |
|                                                | 150-Ω<br>setting                 | _                    | 150<br>± 30%               | _      | _   | 150<br>± 30%             | _      | Ω     |
| V <sub>ICM</sub> (AC coupled)                  | GT channels                      | _                    | 650                        | _      | _   | 650                      | _      | mV    |
|                                                | VCCR_GXB =<br>0.85 V or<br>0.9 V | _                    | 600                        | _      | _   | 600                      | _      | mV    |
| VICM (AC and DC<br>coupled) for GX<br>Channels | VCCR_GXB = 1.0 V full bandwidth  | _                    | 700                        | _      | _   | 700                      | _      | mV    |
|                                                | VCCR_GXB = 1.0 V half bandwidth  | _                    | 750                        | _      | _   | 750                      | _      | mV    |
| t <sub>LTR</sub> (9)                           | _                                | _                    | _                          | 10     | _   | _                        | 10     | μs    |
| t <sub>LTD</sub> <sup>(10)</sup>               | _                                | 4                    | _                          | _      | 4   | _                        | _      | μs    |
| t <sub>LTD_manual</sub> (11)                   | _                                | 4                    | _                          | _      | 4   | _                        | _      | μs    |
| t <sub>LTR_LTD_manual</sub> (12)               | _                                | 15                   | _                          | _      | 15  | _                        | _      | μs    |
| Run Length                                     | GT channels                      | _                    | _                          | 72     | _   | _                        | 72     | CID   |
| nuii Leiigiii                                  | GX channels                      |                      |                            |        | (8) |                          |        |       |
| CDR PPM                                        | GT channels                      | _                    | _                          | 1000   | _   | _                        | 1000   | ± PPM |
| CDU ELINI                                      | GX channels                      |                      |                            |        | (8) |                          |        |       |
| Programmable                                   | GT channels                      | _                    | _                          | 14     | _   | _                        | 14     | dB    |
| equalization (AC Gain) <sup>(5)</sup>          | GX channels                      |                      |                            |        | (8) |                          |        |       |
| Programmable                                   | GT channels                      | _                    | _                          | 7.5    | _   | _                        | 7.5    | dB    |
| DC gain (6)                                    | GX channels                      |                      |                            |        | (8) |                          |        |       |
| Differential on-chip termination resistors (7) | GT channels                      | _                    | 100                        | _      | _   | 100                      | _      | Ω     |
| Transmitter                                    | 1                                |                      |                            |        |     |                          |        |       |
| Supported I/O<br>Standards                     | _                                | 1.4-V and 1.5-V PCML |                            |        |     |                          |        |       |
| Data rate<br>(Standard PCS)                    | GX channels                      | 600                  | _                          | 8500   | 600 | _                        | 8500   | Mbps  |
| Data rate<br>(10G PCS)                         | GX channels                      | 600                  | _                          | 12,500 | 600 | _                        | 12,500 | Mbps  |

Table 28. Transceiver Specifications for Stratix V GT Devices (Part 4 of 5)  $^{(1)}$ 

| Symbol/                                                            | Conditions                                   |        | Transceive<br>peed Grade |                                |        | Transceive<br>Deed Grade |                                | Unit |
|--------------------------------------------------------------------|----------------------------------------------|--------|--------------------------|--------------------------------|--------|--------------------------|--------------------------------|------|
| Description                                                        |                                              | Min    | Тур                      | Max                            | Min    | Тур                      | Max                            |      |
| Data rate                                                          | GT channels                                  | 19,600 | _                        | 28,050                         | 19,600 | _                        | 25,780                         | Mbps |
| Differential on-chip                                               | GT channels                                  | _      | 100                      | _                              | _      | 100                      | _                              | Ω    |
| termination resistors                                              | GX channels                                  |        | •                        | •                              | (8)    | •                        | 1                              |      |
| \/ (\( \O \) a a unlad\                                            | GT channels                                  | _      | 500                      | _                              | _      | 500                      | _                              | mV   |
| V <sub>OCM</sub> (AC coupled)                                      | GX channels                                  |        | •                        | •                              | (8)    | •                        | 1                              |      |
| Diag/Fall time                                                     | GT channels                                  | _      | 15                       | _                              | _      | 15                       | _                              | ps   |
| Rise/Fall time                                                     | GX channels                                  |        | I.                       |                                | (8)    |                          | l l                            |      |
| Intra-differential pair<br>skew                                    | GX channels                                  |        |                          |                                | (8)    |                          |                                |      |
| Intra-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels                                  |        |                          |                                | (8)    |                          |                                |      |
| Inter-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels                                  |        |                          |                                | (8)    |                          |                                |      |
| CMU PLL                                                            |                                              |        |                          |                                |        |                          |                                |      |
| Supported Data Range                                               | _                                            | 600    | _                        | 12500                          | 600    | _                        | 8500                           | Mbps |
| t <sub>pll_powerdown</sub> (13)                                    | _                                            | 1      | _                        | _                              | 1      | _                        | _                              | μs   |
| t <sub>pll_lock</sub> (14)                                         | _                                            | _      | _                        | 10                             | _      | _                        | 10                             | μs   |
| ATX PLL                                                            |                                              |        |                          |                                |        |                          |                                |      |
|                                                                    | VCO post-<br>divider L=2                     | 8000   | _                        | 12500                          | 8000   |                          | 8500                           | Mbps |
|                                                                    | L=4                                          | 4000   | _                        | 6600                           | 4000   | _                        | 6600                           | Mbps |
| Supported Data Rate                                                | L=8                                          | 2000   | _                        | 3300                           | 2000   | _                        | 3300                           | Mbps |
| Range for GX Channels                                              | L=8,<br>Local/Central<br>Clock Divider<br>=2 | 1000   | _                        | 1762.5                         | 1000   | _                        | 1762.5                         | Mbps |
| Supported Data Rate<br>Range for GT Channels                       | VCO post-<br>divider L=2                     | 9800   | _                        | 14025                          | 9800   | _                        | 12890                          | Mbps |
| t <sub>pll_powerdown</sub> (13)                                    | _                                            | 1      | _                        | _                              | 1      | _                        | _                              | μs   |
| t <sub>pll_lock</sub> (14)                                         | _                                            | _      | _                        | 10                             | _      |                          | 10                             | μs   |
| fPLL                                                               |                                              |        |                          |                                |        |                          | 1                              |      |
| Supported Data Range                                               | _                                            | 600    | _                        | 3250/<br>3.125 <sup>(23)</sup> | 600    | _                        | 3250/<br>3.125 <sup>(23)</sup> | Mbps |
| t <sub>pll_powerdown</sub> (13)                                    | _                                            | 1      | _                        | _                              | 1      | _                        | _                              | μs   |

Page 34 Switching Characteristics

Table 28. Transceiver Specifications for Stratix V GT Devices (Part 5 of 5) (1)

| Symbol/                    | Symbol/<br>Description Conditions |     | Transceiver<br>Speed Grade 2 |     |     | Transceiver<br>Speed Grade 3 |     |    |
|----------------------------|-----------------------------------|-----|------------------------------|-----|-----|------------------------------|-----|----|
| Description                |                                   | Min | Тур                          | Max | Min | Тур                          | Max |    |
| t <sub>pII_lock</sub> (14) | _                                 |     | _                            | 10  | _   |                              | 10  | μs |

#### Notes to Table 28:

- (1) Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the Stratix V Device Overview.
- (2) The reference clock common mode voltage is equal to the VCCR\_GXB power supply level.
- (3) The device cannot tolerate prolonged operation at this absolute maximum.
- (4) The differential eye opening specification at the receiver input pins assumes that receiver equalization is disabled. If you enable receiver equalization, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.
- (5) Refer to Figure 5 for the GT channel AC gain curves. The total effective AC gain is the AC gain minus the DC gain.
- (6) Refer to Figure 6 for the GT channel DC gain curves.
- (7) CFP2 optical modules require the host interface to have the receiver data pins differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices.
- (8) Specifications for this parameter are the same as for Stratix V GX and GS devices. See Table 23 for specifications.
- (9) t<sub>LTB</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.
- (10) tLTD is time required for the receiver CDR to start recovering valid data after the rx is lockedtodata signal goes high.
- (11) t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.
- (12) t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.
- (13) tpll powerdown is the PLL powerdown minimum pulse width.
- (14) tpll lock is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset.
- (15) To calculate the REFCLK rms phase jitter requirement for PCle at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at 100 MHz × 100/f.
- (16) The maximum peak to peak differential input voltage V<sub>ID</sub> after device configuration is equal to 4 × (absolute V<sub>MAX</sub> for receiver pin V<sub>ICM</sub>).
- (17) For ES devices, RREF is 2000  $\Omega$  ±1%.
- (18) To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = REFCLK phase noise at 622 MHz + 20\*log(f/622).
- (19) SFP/+ optical modules require the host interface to have RD+/- differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices.
- (20) Refer to Figure 4.
- (21) For oversampling design to support data rates less than the minimum specification, the CDR needs to be in LTR mode only.
- (22) This supply follows VCCR\_GXB for both GX and GT channels.
- (23) When you use fPLL as a TXPLL of the transceiver.

Table 29 shows the  $\ensuremath{V_{\text{OD}}}$  settings for the GT channel.

Table 29. Typical  $\text{V}_{\text{0D}}$  Setting for GT Channel, TX Termination = 100  $\Omega$ 

| Symbol                                                                  | V <sub>op</sub> Setting | V <sub>op</sub> Value (mV) |
|-------------------------------------------------------------------------|-------------------------|----------------------------|
|                                                                         | 0                       | 0                          |
|                                                                         | 1                       | 200                        |
| <b>V</b> <sub>OD</sub> differential peak to peak typical <sup>(1)</sup> | 2                       | 400                        |
| <b>V</b> OD uniferential peak to peak typical t∨                        | 3                       | 600                        |
|                                                                         | 4                       | 800                        |
|                                                                         | 5                       | 1000                       |

#### Note:

(1) Refer to Figure 4.

Page 36 Switching Characteristics

Figure 4 shows the differential transmitter output waveform.

Figure 4. Differential Transmitter/Receiver Output/Input Waveform



Figure 5 shows the Stratix V AC gain curves for GT channels.

Figure 5. AC Gain Curves for GT Channels



Figure 6 shows the Stratix V DC gain curves for GT channels.

Figure 6. DC Gain Curves for GT Channels



### **Transceiver Characterization**

This section summarizes the Stratix V transceiver characterization results for compliance with the following protocols:

- Interlaken
- 40G (XLAUI)/100G (CAUI)
- 10GBase-KR
- QSGMII
- XAUI
- SFI
- Gigabit Ethernet (Gbe / GIGE)
- SPAUI
- Serial Rapid IO (SRIO)
- CPRI
- OBSAI
- Hyper Transport (HT)
- SATA
- SAS
- CEI

Page 38 Switching Characteristics

- XFI
- ASI
- HiGig/HiGig+
- HiGig2/HiGig2+
- Serial Data Converter (SDC)
- GPON
- SDI
- SONET
- Fibre Channel (FC)
- PCIe
- QPI
- SFF-8431

Download the Stratix V Characterization Report Tool to view the characterization report summary for these protocols.

# **Core Performance Specifications**

This section describes the clock tree, phase-locked loop (PLL), digital signal processing (DSP), memory blocks, configuration, and JTAG specifications.

### **Clock Tree Specifications**

Table 30 lists the clock tree specifications for Stratix V devices.

Table 30. Clock Tree Performance for Stratix V Devices (1)

|                              | Performance              |        |      |     |  |  |  |  |  |
|------------------------------|--------------------------|--------|------|-----|--|--|--|--|--|
| Symbol                       | C1, C2, C2L, I2, and I2L | C4, I4 | Unit |     |  |  |  |  |  |
| Global and<br>Regional Clock | 717                      | 650    | 580  | MHz |  |  |  |  |  |
| Periphery Clock              | 550                      | 500    | 500  | MHz |  |  |  |  |  |

#### Note to Table 30:

(1) The Stratix V ES devices are limited to 600 MHz core clock tree performance.

# **PLL Specifications**

Table 31 lists the Stratix V PLL specifications when operating in both the commercial junction temperature range ( $0^{\circ}$  to  $85^{\circ}$ C) and the industrial junction temperature range ( $-40^{\circ}$  to  $100^{\circ}$ C).

Table 31. PLL Specifications for Stratix V Devices (Part 1 of 3)

| Symbol                   | Parameter                                                                                                | Min | Тур | Max                | Unit |
|--------------------------|----------------------------------------------------------------------------------------------------------|-----|-----|--------------------|------|
|                          | Input clock frequency (C1, C2, C2L, I2, and I2L speed grades)                                            | 5   | _   | 800 (1)            | MHz  |
| f <sub>IN</sub>          | Input clock frequency (C3, I3, I3L, and I3YY speed grades)                                               | 5   | _   | 800 (1)            | MHz  |
|                          | Input clock frequency (C4, I4 speed grades)                                                              | 5   | _   | 650 <sup>(1)</sup> | MHz  |
| f <sub>INPFD</sub>       | Input frequency to the PFD                                                                               | 5   | _   | 325                | MHz  |
| f <sub>FINPFD</sub>      | Fractional Input clock frequency to the PFD                                                              | 50  | _   | 160                | MHz  |
|                          | PLL VCO operating range (C1, C2, C2L, I2, I2L speed grades)                                              | 600 | _   | 1600               | MHz  |
| f <sub>VCO</sub> (9)     | PLL VCO operating range (C3, I3, I3L, I3YY speed grades)                                                 | 600 | _   | 1600               | MHz  |
|                          | PLL VCO operating range (C4, I4 speed grades)                                                            | 600 | _   | 1300               | MHz  |
| t <sub>EINDUTY</sub>     | Input clock or external feedback clock input duty cycle                                                  | 40  | _   | 60                 | %    |
|                          | Output frequency for an internal global or regional clock (C1, C2, C2L, I2, I2L speed grades)            | _   | _   | 717 (2)            | MHz  |
| $f_{OUT}$                | Output frequency for an internal global or regional clock (C3, I3, I3L speed grades)                     | _   | _   | 650 <sup>(2)</sup> | MHz  |
|                          | Output frequency for an internal global or regional clock (C4, I4 speed grades)                          | _   | _   | 580 (2)            | MHz  |
|                          | Output frequency for an external clock output (C1, C2, C2L, I2, I2L speed grades)                        | _   | _   | 800 (2)            | MHz  |
| f <sub>OUT_EXT</sub>     | Output frequency for an external clock output (C3, I3, I3L speed grades)                                 | _   | _   | 667 (2)            | MHz  |
|                          | Output frequency for an external clock output (C4, I4 speed grades)                                      | _   | _   | 553 (2)            | MHz  |
| t <sub>outduty</sub>     | Duty cycle for a dedicated external clock output (when set to <b>50%</b> )                               | 45  | 50  | 55                 | %    |
| t <sub>FCOMP</sub>       | External feedback clock compensation time                                                                |     | _   | 10                 | ns   |
| f <sub>DYCONFIGCLK</sub> | Dynamic Configuration Clock used for mgmt_clk and scanclk                                                | _   | _   | 100                | MHz  |
| t <sub>LOCK</sub>        | Time required to lock from the end-of-device configuration or deassertion of areset                      | _   | _   | 1                  | ms   |
| t <sub>DLOCK</sub>       | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) |     |     | 1                  | ms   |
|                          | PLL closed-loop low bandwidth                                                                            | _   | 0.3 | _                  | MHz  |
| $f_{\text{CLBW}}$        | PLL closed-loop medium bandwidth                                                                         |     | 1.5 | _                  | MHz  |
|                          | PLL closed-loop high bandwidth (7)                                                                       |     | 4   | _                  | MHz  |
| t <sub>PLL_PSERR</sub>   | Accuracy of PLL phase shift                                                                              |     | _   | ±50                | ps   |
| t <sub>ARESET</sub>      | Minimum pulse width on the areset signal                                                                 | 10  |     | _                  | ns   |

Page 40 Switching Characteristics

Table 31. PLL Specifications for Stratix V Devices (Part 2 of 3)

| Symbol                      | Parameter                                                                                              | Min  | Тур     | Max                                          | Unit      |
|-----------------------------|--------------------------------------------------------------------------------------------------------|------|---------|----------------------------------------------|-----------|
| <b>→</b> (3) (4)            | Input clock cycle-to-cycle jitter (f <sub>REF</sub> ≥ 100 MHz)                                         | _    | _       | 0.15                                         | UI (p-p)  |
| t <sub>INCCJ</sub> (3), (4) | Input clock cycle-to-cycle jitter (f <sub>REF</sub> < 100 MHz)                                         | -750 | _       | +750                                         | ps (p-p)  |
| + (5)                       | Period Jitter for dedicated clock output ( $f_{OUT} \ge 100 \text{ MHz}$ )                             | _    | _       | 175 <sup>(1)</sup>                           | ps (p-p)  |
| t <sub>OUTPJ_DC</sub> (5)   | Period Jitter for dedicated clock output (f <sub>OUT</sub> < 100 MHz)                                  | _    | _       | 17.5 <sup>(1)</sup>                          | mUI (p-p) |
| + (5)                       | Period Jitter for dedicated clock output in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )           | _    | _       | 250 <sup>(11)</sup> ,<br>175 <sup>(12)</sup> | ps (p-p)  |
| t <sub>FOUTPJ_DC</sub> (5)  | Period Jitter for dedicated clock output in fractional PLL (f <sub>OUT</sub> < 100 MHz)                | _    | _       | 25 <sup>(11)</sup> ,<br>17.5 <sup>(12)</sup> | mUI (p-p) |
| + (5)                       | Cycle-to-Cycle Jitter for a dedicated clock output $(f_{OUT} \ge 100 \text{ MHz})$                     | _    | _       | 175                                          | ps (p-p)  |
| t <sub>outccj_dc</sub> (5)  | Cycle-to-Cycle Jitter for a dedicated clock output (f <sub>OUT</sub> < 100 MHz)                        | _    | _       | 17.5                                         | mUI (p-p) |
| <b>+</b> (5)                | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ ) | _    | _       | 250 <sup>(11)</sup> ,<br>175 <sup>(12)</sup> | ps (p-p)  |
| t <sub>FOUTCCJ_DC</sub> (5) | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL (f <sub>OUT</sub> < 100 MHz)+     | _    | _       | 25 <sup>(11)</sup> ,<br>17.5 <sup>(12)</sup> | mUI (p-p) |
| t <sub>OUTPJ_IO</sub> (5),  | Period Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )     | _    | _       | 600                                          | ps (p-p)  |
| (8)                         | Period Jitter for a clock output on a regular I/O (f <sub>OUT</sub> < 100 MHz)                         | _    | _       | 60                                           | mUI (p-p) |
| t <sub>FOUTPJ_IO</sub> (5), | Period Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )  | _    | _       | 600 (10)                                     | ps (p-p)  |
| (8), (11)                   | Period Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT}$ < 100 MHz)             | _    | _       | 60 (10)                                      | mUI (p-p) |
| t <sub>outccj_10</sub> (5), | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \ge 100$ MHz)      | _    | _       | 600                                          | ps (p-p)  |
| (8)                         | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT}$ < 100 MHz)        | _    | _       | 60 (10)                                      | mUI (p-p) |
| t <sub>ғоитссу_ю</sub> (5), | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100$ MHz)   | _    | _       | 600 (10)                                     | ps (p-p)  |
| (8), (11)                   | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT}$ < 100 MHz)     | _    | _       | 60                                           | mUI (p-p) |
| t <sub>CASC_OUTPJ_DC</sub>  | Period Jitter for a dedicated clock output in cascaded PLLs ( $f_{OUT} \ge 100 \text{ MHz}$ )          | _    | _       | 175                                          | ps (p-p)  |
| (5), (6)                    | Period Jitter for a dedicated clock output in cascaded PLLs (f <sub>OUT</sub> < 100 MHz)               | _    | _       | 17.5                                         | mUI (p-p) |
| f <sub>DRIFT</sub>          | Frequency drift after PFDENA is disabled for a duration of 100 $\mu s$                                 | _    | _       | ±10                                          | %         |
| dK <sub>BIT</sub>           | Bit number of Delta Sigma Modulator (DSM)                                                              | 8    | 24      | 32                                           | Bits      |
| k <sub>VALUE</sub>          | Numerator of Fraction                                                                                  | 128  | 8388608 | 2147483648                                   | _         |

Table 31. PLL Specifications for Stratix V Devices (Part 3 of 3)

| Symbol           | Parameter                                                  | Min    | Тур  | Max   | Unit |
|------------------|------------------------------------------------------------|--------|------|-------|------|
| f <sub>RES</sub> | Resolution of VCO frequency (f <sub>INPFD</sub> = 100 MHz) | 390625 | 5.96 | 0.023 | Hz   |

#### Notes to Table 31:

- (1) This specification is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.
- (2) This specification is limited by the lower of the two: I/O f<sub>MAX</sub> or f<sub>OUT</sub> of the PLL.
- (3) A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source < 120 ps.
- (4)  $f_{REF}$  is fIN/N when N = 1.
- (5) Peak-to-peak jitter with a probability level of 10<sup>-12</sup> (14 sigma, 99.9999999974404% confidence level). The output jitter specification applies to the intrinsic jitter of the PLL, when an input jitter of 30 ps is applied. The external memory interface clock output jitter specifications use a different measurement method and are available in Table 44 on page 52.
- (6) The cascaded PLL specification is only applicable with the following condition:
  - a. Upstream PLL: 0.59Mhz ≤ Upstream PLL BW < 1 MHz
  - b. Downstream PLL: Downstream PLL BW > 2 MHz
- (7) High bandwidth PLL settings are not supported in external feedback mode.
- (8) The external memory interface clock output jitter specifications use a different measurement method, which is available in Table 42 on page 50.
- (9) The VCO frequency reported by the Quartus II software in the PLL Usage Summary section of the compilation report takes into consideration the VCO post divider value. Therefore, if the VCO post divider value is 2, the frequency reported can be lower than the f<sub>VCO</sub> specification.
- (10) This specification only covers fractional PLL for low bandwidth. The  $f_{VCO}$  for fractional value range 0.05 0.95 must be  $\geq$  1000 MHz, while  $f_{VCO}$  for fractional value range 0.20 0.80 must be  $\geq$  1200 MHz.
- (11) This specification only covered fractional PLL for low bandwidth. The  $f_{VCO}$  for fractional value range 0.05-0.95 must be  $\geq$  1000 MHz.
- (12) This specification only covered fractional PLL for low bandwidth. The f<sub>VCO</sub> for fractional value range 0.20-0.80 must be ≥ 1200 MHz.

### **DSP Block Specifications**

Table 32 lists the Stratix V DSP block performance specifications.

Table 32. Block Performance Specifications for Stratix V DSP Devices (Part 1 of 2)

|                                              |     |         | F          | Peformano | e                |     |     |      |
|----------------------------------------------|-----|---------|------------|-----------|------------------|-----|-----|------|
| Mode                                         | C1  | C2, C2L | 12, 12L    | C3        | 13, 13L,<br>13YY | C4  | 14  | Unit |
|                                              |     | Modes ι | ising one  | DSP       | •                |     | •   |      |
| Three 9 x 9                                  | 600 | 600     | 600        | 480       | 480              | 420 | 420 | MHz  |
| One 18 x 18                                  | 600 | 600     | 600        | 480       | 480              | 420 | 400 | MHz  |
| Two partial 18 x 18 (or 16 x 16)             | 600 | 600     | 600        | 480       | 480              | 420 | 400 | MHz  |
| One 27 x 27                                  | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One 36 x 18                                  | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One sum of two 18 x 18(One sum of 2 16 x 16) | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One sum of square                            | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One 18 x 18 plus 36 (a x b) + c              | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
|                                              |     | Modes u | sing two I | OSPs      |                  |     |     |      |
| Three 18 x 18                                | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One sum of four 18 x 18                      | 475 | 475     | 475        | 380       | 380              | 300 | 300 | MHz  |
| One sum of two 27 x 27                       | 465 | 465     | 450        | 380       | 380              | 300 | 290 | MHz  |
| One sum of two 36 x 18                       | 475 | 475     | 475        | 380       | 380              | 300 | 300 | MHz  |
| One complex 18 x 18                          | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One 36 x 36                                  | 475 | 475     | 475        | 380       | 380              | 300 | 300 | MHz  |

Page 42 Switching Characteristics

Table 32. Block Performance Specifications for Stratix V DSP Devices (Part 2 of 2)

| Mode                  |     |          |           |      |                  |     |     |      |  |  |
|-----------------------|-----|----------|-----------|------|------------------|-----|-----|------|--|--|
|                       | C1  | C2, C2L  | 12, 12L   | C3   | 13, 13L,<br>13YY | C4  | 14  | Unit |  |  |
|                       |     | Modes us | ing Three | DSPs |                  |     |     |      |  |  |
| One complex 18 x 25   | 425 | 425      | 415       | 340  | 340              | 275 | 265 | MHz  |  |  |
| Modes using Four DSPs |     |          |           |      |                  |     |     |      |  |  |
| One complex 27 x 27   | 465 | 465      | 465       | 380  | 380              | 300 | 290 | MHz  |  |  |

# **Memory Block Specifications**

Table 33 lists the Stratix V memory block specifications.

Table 33. Memory Block Performance Specifications for Stratix V Devices (1), (2) (Part 1 of 2)

|        |                                    | Resources Used |        | Performance |            |     |     |         |                     |     |      |  |
|--------|------------------------------------|----------------|--------|-------------|------------|-----|-----|---------|---------------------|-----|------|--|
| Memory | Mode                               | ALUTS          | Memory | C1          | C2,<br>C2L | C3  | C4  | 12, 12L | 13,<br>13L,<br>13YY | 14  | Unit |  |
|        | Single port, all supported widths  | 0              | 1      | 450         | 450        | 400 | 315 | 450     | 400                 | 315 | MHz  |  |
| MLAB   | Simple dual-port,<br>x32/x64 depth | 0              | 1      | 450         | 450        | 400 | 315 | 450     | 400                 | 315 | MHz  |  |
| IVILAD | Simple dual-port, x16 depth (3)    | 0              | 1      | 675         | 675        | 533 | 400 | 675     | 533                 | 400 | MHz  |  |
|        | ROM, all supported widths          | 0              | 1      | 600         | 600        | 500 | 450 | 600     | 500                 | 450 | MHz  |  |

Table 33. Memory Block Performance Specifications for Stratix V Devices (1), (2) (Part 2 of 2)

|               |                                                                                                           | Resour | ces Used |     |            | Pe  | erforman | ce      |                     |     |      |
|---------------|-----------------------------------------------------------------------------------------------------------|--------|----------|-----|------------|-----|----------|---------|---------------------|-----|------|
| Memory        | Mode                                                                                                      | ALUTS  | Memory   | C1  | C2,<br>C2L | C3  | C4       | 12, 12L | 13,<br>13L,<br>13YY | 14  | Unit |
|               | Single-port, all supported widths                                                                         | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |
|               | Simple dual-port, all supported widths                                                                    | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |
|               | Simple dual-port with<br>the read-during-write<br>option set to <b>Old Data</b> ,<br>all supported widths | 0      | 1        | 525 | 525        | 455 | 400      | 525     | 455                 | 400 | MHz  |
| M20K<br>Block | Simple dual-port with ECC enabled, 512 × 32                                                               | 0      | 1        | 450 | 450        | 400 | 350      | 450     | 400                 | 350 | MHz  |
|               | Simple dual-port with<br>ECC and optional<br>pipeline registers<br>enabled, 512 × 32                      | 0      | 1        | 600 | 600        | 500 | 450      | 600     | 500                 | 450 | MHz  |
|               | True dual port, all supported widths                                                                      | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |
|               | ROM, all supported widths                                                                                 | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |

#### Notes to Table 33:

- (1) To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL set to **50**% output duty cycle. Use the Quartus II software to report timing for this and other memory block clocking schemes.
- (2) When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in  $F_{MAX}$ .
- (3) The F<sub>MAX</sub> specification is only achievable with Fitter options, **MLAB Implementation In 16-Bit Deep Mode** enabled.

### **Temperature Sensing Diode Specifications**

Table 34 lists the internal TSD specification.

**Table 34. Internal Temperature Sensing Diode Specification** 

| Temperature<br>Range | Accuracy | Offset<br>Calibrated<br>Option | Sampling Rate  | Conversion<br>Time <sup>(1)</sup> | Resolution | Minimum<br>Resolution<br>with no<br>Missing Codes |
|----------------------|----------|--------------------------------|----------------|-----------------------------------|------------|---------------------------------------------------|
| -40°C to 100°C       | ±8°C     | No                             | 1 MHz, 500 KHz | < 100 ms                          | 8 bits     | 8 bits                                            |

#### Note to Table 34:

(1) For more details about the temperature sensing operations, refer to the Intel FPGA Temperature Sensor IP Core User Guide.

Table 35 lists the specifications for the Stratix V external temperature sensing diode.

Table 35. External Temperature Sensing Diode Specifications for Stratix V Devices (Part 1 of 2)

| Description                              | Min | Тур | Max | Unit |
|------------------------------------------|-----|-----|-----|------|
| I <sub>bias</sub> , diode source current | 8   | _   | 200 | μΑ   |
| V <sub>bias,</sub> voltage across diode  | 0.3 | _   | 0.9 | V    |

Page 44 Switching Characteristics

Table 35. External Temperature Sensing Diode Specifications for Stratix V Devices (Part 2 of 2)

| Description           | Min   | Тур   | Max   | Unit |
|-----------------------|-------|-------|-------|------|
| Series resistance     | _     | _     | <1    | Ω    |
| Diode ideality factor | 1.006 | 1.008 | 1.010 | _    |

# **Periphery Performance**

This section describes periphery performance, including high-speed I/O and external memory interface.

I/O performance supports several system interfaces, such as the **LVDS** high-speed I/O interface, external memory interface, and the **PCI/PCI-X** bus interface. General-purpose I/O standards such as 3.3-, 2.5-, 1.8-, and 1.5-**LVTTL/LVCMOS** are capable of a typical 167 MHz and 1.2-**LVCMOS** at 100 MHz interfacing frequency with a 10 pF load.



The actual achievable frequency depends on design- and system-specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system.

### **High-Speed I/O Specification**

Table 36 lists high-speed I/O timing for Stratix V devices.

Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 1 of 4)

| Cumbal                                                                                       | Conditions                            |     | C1  |     | C2, | C2L, I | 2, I2L | C3, | 13, 13L | ., I3YY    |     | C4,I4 | 4          | Unit |
|----------------------------------------------------------------------------------------------|---------------------------------------|-----|-----|-----|-----|--------|--------|-----|---------|------------|-----|-------|------------|------|
| Symbol                                                                                       | Conuntions                            | Min | Тур | Max | Min | Тур    | Max    | Min | Тур     | Max        | Min | Тур   | Max        | Unit |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>True<br>Differential<br>I/O Standards | Clock boost factor W = 1 to 40 (4)    | 5   |     | 800 | 5   | _      | 800    | 5   |         | 625        | 5   |       | 525        | MHz  |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>Single Ended<br>I/O<br>Standards (3)  | Clock boost factor<br>W = 1 to 40 (4) | 5   |     | 800 | 5   | _      | 800    | 5   |         | 625        | 5   |       | 525        | MHz  |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>Single Ended<br>I/O Standards         | Clock boost factor<br>W = 1 to 40 (4) | 5   |     | 520 | 5   | _      | 520    | 5   |         | 420        | 5   |       | 420        | MHz  |
| f <sub>HSCLK_OUT</sub><br>(output clock<br>frequency)                                        | _                                     | 5   |     | 800 | 5   | _      | 800    | 5   |         | 625<br>(5) | 5   |       | 525<br>(5) | MHz  |

Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 2 of 4)

| Ob.al                                                                                                                 | 04:4:                                                                      |     | C1  |      | C2, | C2L, I | 2, I2L | C3, | I3, I3I | ., I3YY |     | C4,I | 4    | 11   |
|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----|-----|------|-----|--------|--------|-----|---------|---------|-----|------|------|------|
| Symbol                                                                                                                | Conditions                                                                 | Min | Тур | Max  | Min | Тур    | Max    | Min | Тур     | Max     | Min | Тур  | Max  | Unit |
| Transmitter                                                                                                           |                                                                            |     |     |      |     |        |        |     |         |         |     |      |      |      |
|                                                                                                                       | SERDES factor J<br>= 3 to 10 (9), (11),<br>(12), (13), (14), (15),<br>(16) | (6) | _   | 1600 | (6) | _      | 1434   | (6) | _       | 1250    | (6) | _    | 1050 | Mbps |
| True<br>Differential<br>I/O Standards                                                                                 | SERDES factor J ≥ 4  LVDS TX with DPA (12), (14), (15), (16)               | (6) |     | 1600 | (6) | _      | 1600   | (6) | _       | 1600    | (6) |      | 1250 | Mbps |
| - f <sub>HSDR</sub> (data<br>rate)                                                                                    | SERDES factor J<br>= 2,<br>uses DDR<br>Registers                           | (6) |     | (7)  | (6) | -      | (7)    | (6) | _       | (7)     | (6) |      | (7)  | Mbps |
|                                                                                                                       | SERDES factor J<br>= 1,<br>uses SDR<br>Register                            | (6) |     | (7)  | (6) | ı      | (7)    | (6) | _       | (7)     | (6) | _    | (7)  | Mbps |
| Emulated Differential I/O Standards with Three External Output Resistor Networks - f <sub>HSDR</sub> (data rate) (10) | SERDES factor J<br>= 4 to 10 (17)                                          | (6) |     | 1100 | (6) | _      | 1100   | (6) | _       | 840     | (6) | _    | 840  | Mbps |
| t <sub>x Jitter</sub> - True<br>Differential                                                                          | Total Jitter for<br>Data Rate<br>600 Mbps -<br>1.25 Gbps                   | _   | _   | 160  | _   | _      | 160    | _   | _       | 160     | _   | _    | 160  | ps   |
| I/O Standards                                                                                                         | Total Jitter for<br>Data Rate<br>< 600 Mbps                                | _   | _   | 0.1  | _   | _      | 0.1    | _   | _       | 0.1     | _   | _    | 0.1  | UI   |
| t <sub>x Jitter</sub> -<br>Emulated<br>Differential<br>I/O Standards                                                  | Total Jitter for<br>Data Rate<br>600 Mbps - 1.25<br>Gbps                   |     | _   | 300  | _   | _      | 300    | _   | _       | 300     |     | _    | 325  | ps   |
| with Three<br>External<br>Output<br>Resistor<br>Network                                                               | Total Jitter for<br>Data Rate<br>< 600 Mbps                                | _   | _   | 0.2  | _   | —      | 0.2    | _   | _       | 0.2     | _   | _    | 0.25 | UI   |

Page 46 Switching Characteristics

Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 3 of 4)

| 0                                     | 0                                                                                         |     | C1  |      | C2, | C2L, I | 2, I2L | C3, | 13, 131 | ., I3YY | C4,I4 |     |      | Ilmit |
|---------------------------------------|-------------------------------------------------------------------------------------------|-----|-----|------|-----|--------|--------|-----|---------|---------|-------|-----|------|-------|
| Symbol                                | Conditions                                                                                | Min | Тур | Max  | Min | Тур    | Max    | Min | Тур     | Max     | Min   | Тур | Max  | Unit  |
| t <sub>DUTY</sub>                     | Transmitter output clock duty cycle for both True and Emulated Differential I/O Standards | 45  | 50  | 55   | 45  | 50     | 55     | 45  | 50      | 55      | 45    | 50  | 55   | %     |
|                                       | True Differential<br>I/O Standards                                                        | _   | _   | 160  | _   | _      | 160    | _   | _       | 200     | _     | _   | 200  | ps    |
| t <sub>RISE</sub> & t <sub>FALL</sub> | Emulated Differential I/O Standards with three external output resistor networks          | _   | _   | 250  | _   | _      | 250    | _   | _       | 250     | _     |     | 300  | ps    |
|                                       | True Differential<br>I/O Standards                                                        | _   | _   | 150  | _   | _      | 150    | _   | _       | 150     | _     | _   | 150  | ps    |
| TCCS                                  | Emulated<br>Differential I/O<br>Standards                                                 | _   | _   | 300  | _   | _      | 300    | _   | _       | 300     | _     |     | 300  | ps    |
| Receiver                              |                                                                                           |     |     |      |     |        |        |     |         |         |       |     |      |       |
|                                       | SERDES factor J<br>= 3 to 10 (11), (12),<br>(13), (14), (15), (16)                        | 150 | _   | 1434 | 150 | _      | 1434   | 150 | _       | 1250    | 150   | _   | 1050 | Mbps  |
| True<br>Differential<br>I/O Standards | SERDES factor J ≥ 4  LVDS RX with DPA (12), (14), (15), (16)                              | 150 | _   | 1600 | 150 | _      | 1600   | 150 | _       | 1600    | 150   |     | 1250 | Mbps  |
| - f <sub>HSDRDPA</sub><br>(data rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers                                          | (6) | _   | (7)  | (6) | _      | (7)    | (6) | _       | (7)     | (6)   |     | (7)  | Mbps  |
|                                       | SERDES factor J<br>= 1,<br>uses SDR<br>Register                                           | (6) | _   | (7)  | (6) | _      | (7)    | (6) | _       | (7)     | (6)   | _   | (7)  | Mbps  |

Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 4 of 4)

| Cumbal                        | Conditions                                       |     | C1  |           | C2, | C2L, I | 2, I2L    | C3, | I3, I3I | ., I3YY   |     | C4,I | 4         | Unit     |
|-------------------------------|--------------------------------------------------|-----|-----|-----------|-----|--------|-----------|-----|---------|-----------|-----|------|-----------|----------|
| Symbol                        | Conuntions                                       | Min | Тур | Max       | Min | Тур    | Max       | Min | Тур     | Max       | Min | Тур  | Max       | Ullit    |
|                               | SERDES factor J<br>= 3 to 10                     | (6) | _   | (8)       | (6) |        | (8)       | (6) |         | (8)       | (6) | _    | (8)       | Mbps     |
| f <sub>HSDR</sub> (data rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers | (6) |     | (7)       | (6) | _      | (7)       | (6) | _       | (7)       | (6) |      | (7)       | Mbps     |
|                               | SERDES factor J<br>= 1,<br>uses SDR<br>Register  | (6) | _   | (7)       | (6) | _      | (7)       | (6) | _       | (7)       | (6) | _    | (7)       | Mbps     |
| DPA Mode                      |                                                  |     |     |           |     |        |           |     |         |           |     |      |           |          |
| DPA run<br>length             | _                                                | _   | _   | 1000<br>0 |     |        | 1000<br>0 | _   |         | 1000<br>0 | _   | _    | 1000<br>0 | UI       |
| Soft CDR mode                 | •                                                |     |     |           |     |        |           |     |         |           |     |      |           |          |
| Soft-CDR<br>PPM<br>tolerance  | _                                                | _   | _   | 300       | _   | _      | 300       | _   | _       | 300       | _   | _    | 300       | ±<br>PPM |
| Non DPA Mode                  | )                                                |     |     |           |     |        |           |     |         |           |     |      |           |          |
| Sampling<br>Window            | _                                                |     |     | 300       |     |        | 300       |     |         | 300       |     |      | 300       | ps       |

#### Notes to Table 36:

- (1) When J = 3 to 10, use the serializer/deserializer (SERDES) block.
- (2) When J = 1 or 2, bypass the SERDES block.
- (3) This only applies to DPA and soft-CDR modes.
- (4) Clock Boost Factor (W) is the ratio between the input data rate to the input clock rate.
- (5) This is achieved by using the **LVDS** clock network.
- (6) The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.
- (7) The maximum ideal frequency is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean.
- (8) You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported.
- (9) If the receiver with DPA enabled and transmitter are using shared PLLs, the minimum data rate is 150 Mbps.
- (10) You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine leftover timing margin.
- (11) The F<sub>MAX</sub> specification is based on the fast clock used for serial data. The interface F<sub>MAX</sub> is also dependent on the parallel clock domain which is design-dependent and requires timing analysis.
- (12) Stratix V RX LVDS will need DPA. For Stratix V TX LVDS, the receiver side component must have DPA.
- (13) Stratix V LVDS serialization and de-serialization factor needs to be x4 and above.
- (14) Requires package skew compensation with PCB trace length.
- (15) Do not mix single-ended I/O buffer within LVDS I/O bank.
- (16) Chip-to-chip communication only with a maximum load of 5 pF.
- (17) When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported.

Page 48 Switching Characteristics

Figure 7 shows the dynamic phase alignment (DPA) lock time specifications with the DPA PLL calibration option enabled.

Figure 7. DPA Lock Time Specification with DPA PLL Calibration Enabled



Table 37 lists the DPA lock time specifications for Stratix V devices.

Table 37. DPA Lock Time Specifications for Stratix V GX Devices Only (1), (2), (3)

| Standard           | Training Pattern    | Number of Data<br>Transitions in One<br>Repetition of the<br>Training Pattern | Number of<br>Repetitions per 256<br>Data Transitions (4) | Maximum              |
|--------------------|---------------------|-------------------------------------------------------------------------------|----------------------------------------------------------|----------------------|
| SPI-4              | 0000000001111111111 | 2                                                                             | 128                                                      | 640 data transitions |
| Parallel Rapid I/O | 00001111            | 2                                                                             | 128                                                      | 640 data transitions |
| rafallel hapiu 1/0 | 10010000            | 4                                                                             | 64                                                       | 640 data transitions |
| Miscellaneous      | 10101010            | 8                                                                             | 32                                                       | 640 data transitions |
| IVIISCEIIAIIEUUS   | 01010101            | 8                                                                             | 32                                                       | 640 data transitions |

#### Notes to Table 37:

- (1) The DPA lock time is for one channel.
- (2) One data transition is defined as a 0-to-1 or 1-to-0 transition.
- (3) The DPA lock time stated in this table applies to both commercial and industrial grade.
- (4) This is the number of repetitions for the stated training pattern to achieve the 256 data transitions.

Figure 8 shows the **LVDS** soft-clock data recovery (CDR)/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps. Table 38 lists the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps.

Figure 8. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate  $\geq$  1.25 Gbps

LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification

25

0.35

0.1

F1 F2

F3

F4

Jitter Frequency (Hz)

Stratix V Device Datasheet

Table 38. LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate  $\geq$  1.25 Gbps

| Jitter Fre | quency (Hz) | Sinusoidal Jitter (UI) |
|------------|-------------|------------------------|
| F1         | 10,000      | 25.000                 |
| F2         | 17,565      | 25.000                 |
| F3         | 1,493,000   | 0.350                  |
| F4         | 50,000,000  | 0.350                  |

Figure 9 shows the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate < 1.25 Gbps.

Figure 9. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate < 1.25 Gbps



### DLL Range, DQS Logic Block, and Memory Output Clock Jitter Specifications

Table 39 lists the DLL range specification for Stratix V devices. The DLL is always in 8-tap mode in Stratix V devices.

Table 39. DLL Range Specifications for Stratix V Devices (1)

| C1      | C2, C2L, I2, I2L | C3, I3, I3L, I3YY | C4,I4   | Unit |
|---------|------------------|-------------------|---------|------|
| 300-933 | 300-933          | 300-890           | 300-890 | MHz  |

#### Note to Table 39:

(1) Stratix V devices support memory interface frequencies lower than 300 MHz, although the reference clock that feeds the DLL must be at least 300 MHz. To support interfaces below 300 MHz, multiply the reference clock feeding the DLL to ensure the frequency is within the supported range of the DLL.

Table 40 lists the DQS phase offset delay per stage for Stratix V devices.

Table 40. DQS Phase Offset Delay Per Setting for Stratix V Devices (1), (2) (Part 1 of 2)

| Speed Grade      | Min | Max | Unit |
|------------------|-----|-----|------|
| C1               | 8   | 14  | ps   |
| C2, C2L, I2, I2L | 8   | 14  | ps   |
| C3,I3, I3L, I3YY | 8   | 15  | ps   |

Page 50 Switching Characteristics

Table 40. DQS Phase Offset Delay Per Setting for Stratix V Devices (1), (2) (Part 2 of 2)

| Speed Grade | Min | Max | Unit |
|-------------|-----|-----|------|
| C4,I4       | 8   | 16  | ps   |

#### Notes to Table 40:

- (1) The typical value equals the average of the minimum and maximum values.
- (2) The delay settings are linear with a cumulative delay variation of 40 ps for all speed grades. For example, when using a -2 speed grade and applying a 10-phase offset setting to a 90° phase shift at 400 MHz, the expected average cumulative delay is [625 ps + (10 × 10 ps) ± 20 ps] = 725 ps ± 20 ps.

Table 41 lists the DQS phase shift error for Stratix V devices.

Table 41. DQS Phase Shift Error Specification for DLL-Delayed Clock (t<sub>DQS PSERR</sub>) for Stratix V Devices (1)

|                                | = = = = = = = = = = = = = = = = = = = = | =                | ( DQO_I OZIIII)   |       |      |
|--------------------------------|-----------------------------------------|------------------|-------------------|-------|------|
| Number of DQS Delay<br>Buffers | C1                                      | C2, C2L, I2, I2L | C3, I3, I3L, I3YY | C4,I4 | Unit |
| 1                              | 28                                      | 28               | 30                | 32    | ps   |
| 2                              | 56                                      | 56               | 60                | 64    | ps   |
| 3                              | 84                                      | 84               | 90                | 96    | ps   |
| 4                              | 112                                     | 112              | 120               | 128   | ps   |

#### Notes to Table 41:

Table 42 lists the memory output clock jitter specifications for Stratix V devices.

Table 42. Memory Output Clock Jitter Specification for Stratix V Devices (1), (Part 1 of 2) (2), (3)

| Clock<br>Network | Parameter                    | Symbol                        | C               | 1   | C2, C2L         | , I2, I2L | C3, I3 | 3, I3L,<br>YY | C4    | ,14  | Unit |
|------------------|------------------------------|-------------------------------|-----------------|-----|-----------------|-----------|--------|---------------|-------|------|------|
| NELWUIK          |                              |                               | Min             | Max | Min             | Max       | Min    | Max           | Min   | Max  |      |
|                  | Clock period jitter          | t <sub>JIT(per)</sub>         | -50             | 50  | -50             | 50        | -55    | 55            | -55   | 55   | ps   |
| Regional         | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>          | -100            | 100 | -100            | 100       | -110   | 110           | -110  | 110  | ps   |
|                  | Duty cycle jitter            | $t_{JIT(duty)}$               | -50             | 50  | -50             | 50        | -82.5  | 82.5          | -82.5 | 82.5 | ps   |
|                  | Clock period jitter          | t <sub>JIT(per)</sub>         | -75             | 75  | -75             | 75        | -82.5  | 82.5          | -82.5 | 82.5 | ps   |
| Global           | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>          | -150            | 150 | -150            | 150       | -165   | 165           | -165  | 165  | ps   |
|                  | Duty cycle jitter            | $t_{\text{JIT}(\text{duty})}$ | <del>-</del> 75 | 75  | <del>-</del> 75 | 75        | -90    | 90            | -90   | 90   | ps   |

<sup>(1)</sup> This error specification is the absolute maximum and minimum error. For example, skew on three DQS delay buffers in a −2 speed grade is ±78 ps or ±39 ps.

Table 42. Memory Output Clock Jitter Specification for Stratix V Devices (1), (Part 2 of 2) (2), (3)

| Clock<br>Network Parameter |                              | Symbol                | <b>C</b> 1 |      | C2, C2L, I2, I2L |      | C3, I3, I3L,<br>I3YY |     | C4,I4 |     | Unit |
|----------------------------|------------------------------|-----------------------|------------|------|------------------|------|----------------------|-----|-------|-----|------|
| MELWUIK                    |                              |                       | Min        | Max  | Min              | Max  | Min                  | Max | Min   | Max |      |
|                            | Clock period jitter          | t <sub>JIT(per)</sub> | -25        | 25   | -25              | 25   | -30                  | 30  | -35   | 35  | ps   |
| PHY<br>Clock               | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>  | -50        | 50   | -50              | 50   | -60                  | 60  | -70   | 70  | ps   |
|                            | Duty cycle jitter            | $t_{ m JIT(duty)}$    | -37.5      | 37.5 | -37.5            | 37.5 | -45                  | 45  | -56   | 56  | ps   |

#### Notes to Table 42:

- (1) The clock jitter specification applies to the memory output clock pins generated using differential signal-splitter and DDIO circuits clocked by a PLL output routed on a PHY, regional, or global clock network as specified. Altera recommends using PHY clock networks whenever possible.
- (2) The clock jitter specification applies to the memory output clock pins clocked by an integer PLL.
- (3) The memory output clock jitter is applicable when an input jitter of 30 ps peak-to-peak is applied with bit error rate (BER) -12, equivalent to 14 sigma.

### **OCT Calibration Block Specifications**

Table 43 lists the OCT calibration block specifications for Stratix V devices.

Table 43. OCT Calibration Block Specifications for Stratix V Devices

| Symbol                | Description                                                                                                                                                         | Min | Тур  | Max | Unit   |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------|
| OCTUSRCLK             | Clock required by the OCT calibration blocks                                                                                                                        | _   | _    | 20  | MHz    |
| T <sub>OCTCAL</sub>   | Number of OCTUSRCLK clock cycles required for OCT $R_{\mbox{\scriptsize S}}/R_{\mbox{\scriptsize T}}$ calibration                                                   | _   | 1000 |     | Cycles |
| T <sub>OCTSHIFT</sub> | Number of OCTUSRCLK clock cycles required for the OCT code to shift out                                                                                             | _   | 32   | _   | Cycles |
| T <sub>RS_RT</sub>    | Time required between the $dyn\_term\_ctr1$ and $oe$ signal transitions in a bidirectional I/O buffer to dynamically switch between OCT $R_S$ and $R_T$ (Figure 10) | _   | 2.5  | _   | ns     |

Figure 10 shows the timing diagram for the oe and dyn term ctrl signals.

Figure 10. Timing Diagram for oe and dyn\_term\_ctrl Signals



Page 52 Configuration Specification

### **Duty Cycle Distortion (DCD) Specifications**

Table 44 lists the worst-case DCD for Stratix V devices.

Table 44. Worst-Case DCD on Stratix V I/O Pins (1)

| Symbol            | C   | 1   | C2, C2 | L, I2, I2L |     | 3, I3L,<br>YY | C4  | 1,14 | Unit |
|-------------------|-----|-----|--------|------------|-----|---------------|-----|------|------|
| .,                | Min | Max | Min    | Max        | Min | Max           | Min | Max  |      |
| Output Duty Cycle | 45  | 55  | 45     | 55         | 45  | 55            | 45  | 55   | %    |

#### Note to Table 44:

# **Configuration Specification**

# **POR Delay Specification**

Power-on reset (POR) delay is defined as the delay between the time when all the power supplies monitored by the POR circuitry reach the minimum recommended operating voltage to the time when the nSTATUS is released high and your device is ready to begin configuration.



For more information about the POR delay, refer to the *Hot Socketing and Power-On Reset in Stratix V Devices* chapter.

Table 45 lists the fast and standard POR delay specification.

Table 45. Fast and Standard POR Delay Specification (1)

| POR Delay | Minimum | Maximum |
|-----------|---------|---------|
| Fast      | 4 ms    | 12 ms   |
| Standard  | 100 ms  | 300 ms  |

#### Note to Table 45:

# **JTAG Configuration Specifications**

Table 46 lists the JTAG timing parameters and values for Stratix V devices.

Table 46. JTAG Timing Parameters and Values for Stratix V Devices

| Symbol                  | Description              | Min | Max | Unit |
|-------------------------|--------------------------|-----|-----|------|
| t <sub>JCP</sub>        | TCK clock period (2)     | 30  | _   | ns   |
| t <sub>JCP</sub>        | TCK clock period (2)     | 167 | _   | ns   |
| t <sub>JCH</sub>        | TCK clock high time (2)  | 14  | _   | ns   |
| t <sub>JCL</sub>        | TCK clock low time (2)   | 14  | _   | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time | 2   | _   | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time | 3   |     | ns   |

<sup>(1)</sup> The DCD numbers do not cover the core clock network.

<sup>(1)</sup> You can select the POR delay based on the MSEL settings as described in the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

Configuration Specification Page 53

Table 46. JTAG Timing Parameters and Values for Stratix V Devices

| Symbol            | Description                              | Min | Max               | Unit |
|-------------------|------------------------------------------|-----|-------------------|------|
| t <sub>JPH</sub>  | JTAG port hold time                      | 5   | _                 | ns   |
| t <sub>JPCO</sub> | JTAG port clock to output                | _   | 11 <sup>(1)</sup> | ns   |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output | _   | 14 <sup>(1)</sup> | ns   |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance | _   | 14 <sup>(1)</sup> | ns   |

#### Notes to Table 46:

- (1) A 1 ns adder is required for each  $V_{CCIO}$  voltage step down from 3.0 V. For example,  $t_{JPCO}$  = 12 ns if  $V_{CCIO}$  of the TDO I/O bank = 2.5 V, or 13 ns if it equals 1.8 V.
- (2) The minimum TCK clock period is 167 ns if VCCBAT is within the range 1.2V-1.5V when you perform the volatile key programming.

# **Raw Binary File Size**

For the POR delay specification, refer to the "POR Delay Specification" section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices".

Table 47 lists the uncompressed raw binary file (.rbf) sizes for Stratix V devices.

Table 47. Uncompressed .rbf Sizes for Stratix V Devices

| Family       | Device | Package                      | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) (4), (5) |
|--------------|--------|------------------------------|--------------------------------|---------------------------------|
|              | ECCVAO | H35, F40, F35 <sup>(2)</sup> | 213,798,880                    | 562,392                         |
|              | 5SGXA3 | H29, F35 <sup>(3)</sup>      | 137,598,880                    | 564,504                         |
| Stratix V GX | 5SGXA4 | _                            | 213,798,880                    | 563,672                         |
|              | 5SGXA5 | _                            | 269,979,008                    | 562,392                         |
|              | 5SGXA7 | _                            | 269,979,008                    | 562,392                         |
|              | 5SGXA9 | _                            | 342,742,976                    | 700,888                         |
|              | 5SGXAB | _                            | 342,742,976                    | 700,888                         |
|              | 5SGXB5 | _                            | 270,528,640                    | 584,344                         |
|              | 5SGXB6 | _                            | 270,528,640                    | 584,344                         |
|              | 5SGXB9 | _                            | 342,742,976                    | 700,888                         |
|              | 5SGXBB | _                            | 342,742,976                    | 700,888                         |
| Stratix V GT | 5SGTC5 | _                            | 269,979,008                    | 562,392                         |
| Stratix v G1 | 5SGTC7 | _                            | 269,979,008                    | 562,392                         |
|              | 5SGSD3 | _                            | 137,598,880                    | 564,504                         |
|              | FCCCD4 | F1517                        | 213,798,880                    | 563,672                         |
| Stratix V GS | 5SGSD4 | _                            | 137,598,880                    | 564,504                         |
| Stratix v GS | 5SGSD5 | _                            | 213,798,880                    | 563,672                         |
|              | 5SGSD6 | _                            | 293,441,888                    | 565,528                         |
|              | 5SGSD8 | _                            | 293,441,888                    | 565,528                         |

Page 54 Configuration Specification

Table 47. Uncompressed .rbf Sizes for Stratix V Devices

| Family          | Device | Package | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) (4), (5) |
|-----------------|--------|---------|--------------------------------|---------------------------------|
| Stratix V E (1) | 5SEE9  | _       | 342,742,976                    | 700,888                         |
|                 | 5SEEB  | _       | 342,742,976                    | 700,888                         |

#### Notes to Table 47:

- (1) Stratix V E devices do not have PCI Express® (PCIe®) hard IP. Stratix V E devices do not support the CvP configuration scheme.
- (2) 36-transceiver devices.
- (3) 24-transceiver devices.
- (4) File size for the periphery image.
- (5) The IOCSR .rbf size is specifically for the CvP feature.

Use the data in Table 47 to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal (.hex) or tabular text file (.ttf) format, have different file sizes. For the different types of configuration file and file sizes, refer to the Quartus II software. However, for a specific version of the Quartus II software, any design targeted for the same device has the same uncompressed configuration file size. If you are using compression, the file size can vary after each compilation because the compression ratio depends on your design.



For more information about setting device configuration options, refer to *Configuration, Design Security, and Remote System Upgrades in Stratix V Devices.* For creating configuration files, refer to the *Quartus II Help*.

Table 48 lists the minimum configuration time estimates for Stratix V devices.

Table 48. Minimum Configuration Time Estimation for Stratix V Devices

|         | Banker         | Active Serial <sup>(1)</sup> |            |                        | Fast Passive Parallel (2) |            |                        |  |
|---------|----------------|------------------------------|------------|------------------------|---------------------------|------------|------------------------|--|
| Variant | Member<br>Code | Width                        | DCLK (MHz) | Min Config<br>Time (s) | Width                     | DCLK (MHz) | Min Config<br>Time (s) |  |
|         | A3             | 4                            | 100        | 0.534                  | 32                        | 100        | 0.067                  |  |
|         | AS             | 4                            | 100        | 0.344                  | 32                        | 100        | 0.043                  |  |
|         | A4             | 4                            | 100        | 0.534                  | 32                        | 100        | 0.067                  |  |
|         | A5             | 4                            | 100        | 0.675                  | 32                        | 100        | 0.084                  |  |
|         | A7             | 4                            | 100        | 0.675                  | 32                        | 100        | 0.084                  |  |
| GX      | A9             | 4                            | 100        | 0.857                  | 32                        | 100        | 0.107                  |  |
|         | AB             | 4                            | 100        | 0.857                  | 32                        | 100        | 0.107                  |  |
|         | B5             | 4                            | 100        | 0.676                  | 32                        | 100        | 0.085                  |  |
|         | B6             | 4                            | 100        | 0.676                  | 32                        | 100        | 0.085                  |  |
|         | В9             | 4                            | 100        | 0.857                  | 32                        | 100        | 0.107                  |  |
|         | BB             | 4                            | 100        | 0.857                  | 32                        | 100        | 0.107                  |  |
| GT      | C5             | 4                            | 100        | 0.675                  | 32                        | 100        | 0.084                  |  |
| ŭ i     | <b>C</b> 7     | 4                            | 100        | 0.675                  | 32                        | 100        | 0.084                  |  |

Configuration Specification Page 55

Table 48. Minimum Configuration Time Estimation for Stratix V Devices

|         | Member<br>Code |       | Active Serial (1) | )                      | Fast Passive Parallel (2) |            |                        |  |
|---------|----------------|-------|-------------------|------------------------|---------------------------|------------|------------------------|--|
| Variant |                | Width | DCLK (MHz)        | Min Config<br>Time (s) | Width                     | DCLK (MHz) | Min Config<br>Time (s) |  |
|         | D3             | 4     | 100               | 0.344                  | 32                        | 100        | 0.043                  |  |
|         | D4             | 4     | 100               | 0.534                  | 32                        | 100        | 0.067                  |  |
| GS      |                | 4     | 100               | 0.344                  | 32                        | 100        | 0.043                  |  |
| นอ      | D5             | 4     | 100               | 0.534                  | 32                        | 100        | 0.067                  |  |
|         | D6             | 4     | 100               | 0.741                  | 32                        | 100        | 0.093                  |  |
|         | D8             | 4     | 100               | 0.741                  | 32                        | 100        | 0.093                  |  |
| E       | E9             | 4     | 100               | 0.857                  | 32                        | 100        | 0.107                  |  |
|         | EB             | 4     | 100               | 0.857                  | 32                        | 100        | 0.107                  |  |

#### Notes to Table 48:

- (1) DCLK frequency of 100 MHz using external CLKUSR.
- (2) Max FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.

### **Fast Passive Parallel Configuration Timing**

This section describes the fast passive parallel (FPP) configuration timing parameters for Stratix V devices.

### DCLK-to-DATA[] Ratio for FPP Configuration

FPP configuration requires a different DCLK-to-DATA[] ratio when you enable the design security, decompression, or both features. Table 49 lists the DCLK-to-DATA[] ratio for each combination.

Table 49. DCLK-to-DATA[] Ratio (1) (Part 1 of 2)

| Configuration<br>Scheme | Decompression | Design Security | DCLK-to-DATA[]<br>Ratio |
|-------------------------|---------------|-----------------|-------------------------|
|                         | Disabled      | Disabled        | 1                       |
| FPP ×8                  | Disabled      | Enabled         | 1                       |
| FPP ×0                  | Enabled       | Disabled        | 2                       |
|                         | Enabled       | Enabled         | 2                       |
|                         | Disabled      | Disabled        | 1                       |
| FPP ×16                 | Disabled      | Enabled         | 2                       |
| rrr ×10                 | Enabled       | Disabled        | 4                       |
|                         | Enabled       | Enabled         | 4                       |

Page 56 Configuration Specification

Table 49. DCLK-to-DATA[] Ratio (1) (Part 2 of 2)

| Configuration<br>Scheme | Decompression | Design Security | DCLK-to-DATA[]<br>Ratio |
|-------------------------|---------------|-----------------|-------------------------|
|                         | Disabled      | Disabled        | 1                       |
| EDD22                   | Disabled      | Enabled         | 4                       |
| FPP ×32                 | Enabled       | Disabled        | 8                       |
|                         | Enabled       | Enabled         | 8                       |

#### Note to Table 49:

(1) Depending on the DCLK-to-DATA [] ratio, the host must send a DCLK frequency that is r times the data rate in bytes per second (Bps), or words per second (Wps). For example, in FPP ×16 when the DCLK-to-DATA [] ratio is 2, the DCLK frequency must be 2 times the data rate in Wps. Stratix V devices use the additional clock cycles to decrypt and decompress the configuration data.



If the DCLK-to-DATA[] ratio is greater than 1, at the end of configuration, you can only stop the DCLK (DCLK-to-DATA[] ratio -1) clock cycles after the last data is latched into the Stratix V device.

Figure 11 shows the configuration interface connections between the Stratix V device and a MAX II or MAX V device for single device configuration.

Figure 11. Single Device FPP Configuration Using an External Host



#### Notes to Figure 11:

- (1) Connect the resistor to a supply that provides an acceptable input signal for the Stratix V device. V<sub>CCPGM</sub> must be high enough to meet the V<sub>IH</sub> specification of the I/O on the device and the external host. Altera recommends powering up all configuration system I/Os with V<sub>CCPGM</sub>.
- (2) You can leave the nceo pin unconnected or use it as a user I/O pin when it does not feed another device's nce pin.
- (3) The MSEL pin settings vary for different data width, configuration voltage standards, and POR delay. To connect MSEL, refer to the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (4) If you use FPP  $\times 8$ , use DATA [7..0]. If you use FPP  $\times 16$ , use DATA [15..0].

Configuration Specification Page 57

### FPP Configuration Timing when DCLK-to-DATA [] = 1

Figure 12 shows the timing waveform for FPP configuration when using a MAX II or MAX V device as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is 1.

Figure 12. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is 1 (1), (2)



#### Notes to Figure 12:

- (1) Use this timing waveform when the DCLK-to-DATA[] ratio is 1.
- (2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- (3) After power-up, the Stratix V device holds nSTATUS low for the time of the POR delay.
- (4) After power-up, before and during configuration, CONF DONE is low.
- (5) Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- (6) For FPP ×16, use DATA [15..0]. For FPP ×8, use DATA [7..0]. DATA [31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings.
- (7) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high when the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (8) After the option bit to enable the INIT DONE pin is configured into the device, the INIT DONE goes low.

Page 58 Configuration Specification

Table 50 lists the timing parameters for Stratix V devices for FPP configuration when the DCLK-to-DATA[] ratio is 1.

Table 50. FPP Timing Parameters for Stratix V Devices (1)

| Symbol                 | Parameter                                         | Minimum                                              | Maximum              | Units |
|------------------------|---------------------------------------------------|------------------------------------------------------|----------------------|-------|
| t <sub>CF2CD</sub>     | nCONFIG low to CONF_DONE low                      | _                                                    | 600                  | ns    |
| t <sub>CF2ST0</sub>    | nconfig low to nstatus low                        | _                                                    | 600                  | ns    |
| t <sub>CFG</sub>       | nCONFIG low pulse width                           | 2                                                    | _                    | μS    |
| t <sub>STATUS</sub>    | nstatus low pulse width                           | 268                                                  | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2ST1</sub>    | nCONFIG high to nSTATUS high                      | _                                                    | 1,506 <sup>(3)</sup> | μ\$   |
| t <sub>CF2CK</sub> (6) | nCONFIG high to first rising edge on DCLK         | 1,506                                                | _                    | μS    |
| t <sub>ST2CK</sub> (6) | nSTATUS high to first rising edge of DCLK         | 2                                                    | _                    | μS    |
| t <sub>DSU</sub>       | DATA[] setup time before rising edge on DCLK      | 5.5                                                  | <del></del>          | ns    |
| t <sub>DH</sub>        | DATA[] hold time after rising edge on DCLK        | 0                                                    | _                    | ns    |
| t <sub>CH</sub>        | DCLK high time                                    | $0.45 \times 1/f_{MAX}$                              | _                    | S     |
| t <sub>CL</sub>        | DCLK low time                                     | $0.45 \times 1/f_{MAX}$                              | _                    | S     |
| t <sub>CLK</sub>       | DCLK period                                       | 1/f <sub>MAX</sub>                                   | _                    | S     |
| f                      | DCLK frequency (FPP ×8/×16)                       | _                                                    | 125                  | MHz   |
| f <sub>MAX</sub>       | DCLK frequency (FPP ×32)                          | _                                                    | 100                  | MHz   |
| t <sub>CD2UM</sub>     | CONF_DONE high to user mode (4)                   | 175                                                  | 437                  | μS    |
| +                      | GOVER DOVER high to GLYGIGE anabled               | 4 × maximum                                          |                      |       |
| t <sub>CD2CU</sub>     | CONF_DONE high to CLKUSR enabled                  | DCLK <b>period</b>                                   | _                    |       |
| t <sub>CD2UMC</sub>    | CONF_DONE high to user mode with CLKUSR option on | $t_{\text{CD2CU}}$ + (8576 × CLKUSR period) $^{(5)}$ | _                    | _     |

#### Notes to Table 50:

- (1) Use these timing parameters when the decompression and design security features are disabled.
- (2) This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.
- (3) This value is applicable if you do not delay configuration by externally holding the nstatus low.
- (4) The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.
- (5) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (6) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.

### FPP Configuration Timing when DCLK-to-DATA [] > 1

Figure 13 shows the timing waveform for FPP configuration when using a MAX II device, MAX V device, or microprocessor as an external host. This waveform shows timing when the DCLK-to-DATA [] ratio is more than 1.

Configuration Specification Page 59

Figure 13. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is >1  $^{(1)}$ ,  $^{(2)}$ 



#### Notes to Figure 13:

- (1) Use this timing waveform and parameters when the DCLK-to-DATA [] ratio is >1. To find out the DCLK-to-DATA [] ratio for your system, refer to Table 49 on page 55.
- (2) The beginning of this waveform shows the device in user mode. In user mode, nconfig, nstatus, and conf\_done are at logic high levels. When nconfig is pulled low, a reconfiguration cycle begins.
- (3) After power-up, the Stratix V device holds nSTATUS low for the time as specified by the POR delay.
- (4) After power-up, before and during configuration, CONF DONE is low.
- (5) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient.
- (6) "r" denotes the DCLK-to-DATA[] ratio. For the DCLK-to-DATA[] ratio based on the decompression and the design security feature enable settings, refer to Table 49 on page 55.
- (7) If needed, pause DCLK by holding it low. When DCLK restarts, the external host must provide data on the DATA [31..0] pins prior to sending the first DCLK rising edge.
- (8) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high after the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (9) After the option bit to enable the  $INIT\_DONE$  pin is configured into the device, the  $INIT\_DONE$  goes low.

Table 51 lists the timing parameters for Stratix V devices for FPP configuration when the DCLK-to-DATA [] ratio is more than 1.

Table 51. FPP Timing Parameters for Stratix V Devices When the DCLK-to-DATA[] Ratio is >1  $^{(1)}$ 

| Symbol                 | Parameter                                         | Minimum                                              | Maximum              | Units |
|------------------------|---------------------------------------------------|------------------------------------------------------|----------------------|-------|
| t <sub>CF2CD</sub>     | nCONFIG low to CONF_DONE low                      | _                                                    | 600                  | ns    |
| t <sub>CF2ST0</sub>    | nCONFIG low to nSTATUS low                        | _                                                    | 600                  | ns    |
| t <sub>CFG</sub>       | nCONFIG low pulse width                           | 2                                                    | _                    | μS    |
| t <sub>STATUS</sub>    | nstatus low pulse width                           | 268                                                  | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2ST1</sub>    | nCONFIG high to nSTATUS high                      | _                                                    | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2CK</sub> (5) | nCONFIG high to first rising edge on DCLK         | 1,506                                                | _                    | μS    |
| t <sub>ST2CK</sub> (5) | nSTATUS high to first rising edge of DCLK         | 2                                                    | _                    | μS    |
| t <sub>DSU</sub>       | DATA[] setup time before rising edge on DCLK      | 5.5                                                  | _                    | ns    |
| t <sub>DH</sub>        | DATA[] hold time after rising edge on DCLK        | N-1/f <sub>DCLK</sub> (5)                            | _                    | S     |
| t <sub>CH</sub>        | DCLK high time                                    | $0.45 \times 1/f_{MAX}$                              | _                    | S     |
| t <sub>CL</sub>        | DCLK low time                                     | $0.45 \times 1/f_{MAX}$                              |                      | S     |
| t <sub>CLK</sub>       | DCLK period                                       | 1/f <sub>MAX</sub>                                   | _                    | S     |
| f                      | DCLK frequency (FPP ×8/×16)                       | _                                                    | 125                  | MHz   |
| $f_{MAX}$              | DCLK frequency (FPP ×32)                          | _                                                    | 100                  | MHz   |
| t <sub>R</sub>         | Input rise time                                   | _                                                    | 40                   | ns    |
| t <sub>F</sub>         | Input fall time                                   | _                                                    | 40                   | ns    |
| t <sub>CD2UM</sub>     | CONF_DONE high to user mode (3)                   | 175                                                  | 437                  | μS    |
| t <sub>CD2CU</sub>     | CONF_DONE high to CLKUSR enabled                  | 4 × maximum  DCLK period                             | _                    | _     |
| t <sub>CD2UMC</sub>    | CONF_DONE high to user mode with CLKUSR option on | $t_{\text{CD2CU}}$ + (8576 × CLKUSR period) $^{(4)}$ | _                    | _     |

#### Notes to Table 51:

- (1) Use these timing parameters when you use the decompression and design security features.
- (2) You can obtain this value if you do not delay configuration by extending the nconfig or nstatus low pulse width.
- (3) The minimum and maximum numbers apply only if you use the internal oscillator as the clock source for initializing the device.
- (4) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (5) N is the DCLK-to-DATA ratio and  $f_{DCLK}$  is the DCLK frequency the system is operating.
- (6) If nstatus is monitored, follow the  $t_{status}$  specification. If nstatus is not monitored, follow the  $t_{cfack}$  specification.

Configuration Specification Page 61

# **Active Serial Configuration Timing**

Table 52 lists the DCLK frequency specification in the AS configuration scheme.

Table 52. DCLK Frequency Specification in the AS Configuration Scheme (1), (2)

| Minimum | Typical | Maximum | Unit |
|---------|---------|---------|------|
| 5.3     | 7.9     | 12.5    | MHz  |
| 10.6    | 15.7    | 25.0    | MHz  |
| 21.3    | 31.4    | 50.0    | MHz  |
| 42.6    | 62.9    | 100.0   | MHz  |

#### Notes to Table 52:

- (1) This applies to the DCLK frequency specification when using the internal oscillator as the configuration clock source.
- (2) The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz.

Figure 14 shows the single-device configuration setup for an AS ×1 mode.

Figure 14. AS Configuration Timing



#### Notes to Figure 14:

- (1) If you are using AS ×4 mode, this signal represents the AS\_DATA [3..0] and EPCQ sends in 4-bits of data for each DCLK cycle.
- (2) The initialization clock can be from internal oscillator or  ${\tt CLKUSR}$  pin.
- (3) After the option bit to enable the  $INIT\_DONE$  pin is configured into the device, the  $INIT\_DONE$  goes low.

Table 53 lists the timing parameters for AS  $\times 1$  and AS  $\times 4$  configurations in Stratix V devices.

Table 53. AS Timing Parameters for AS  $\times$ 1 and AS  $\times$ 4 Configurations in Stratix V Devices (1), (2) (Part 1 of 2)

| Symbo<br>I          | Parameter                                   | Condition | Minimum | Maximum | Units |
|---------------------|---------------------------------------------|-----------|---------|---------|-------|
| t <sub>CO</sub> (3) | DCLK falling edge to AS_DATAO/ASDO output   | _         | _       | 2       | ns    |
| t <sub>SU</sub> (4) | Data setup time before falling edge on DCLK | _         | 1.5     | _       | ns    |

Page 62 Configuration Specification

Table 53. AS Timing Parameters for AS  $\times$ 1 and AS  $\times$ 4 Configurations in Stratix V Devices (1), (2) (Part 2 of 2)

| Symbo<br>I                     | Parameter                                         | Condition      | Minimum                                            | Maximum | Units |
|--------------------------------|---------------------------------------------------|----------------|----------------------------------------------------|---------|-------|
|                                |                                                   | -1 speed grade | 2.9                                                | _       | ns    |
| t <sub>DH</sub> <sup>(4)</sup> | Data hold time after falling edge on DCLK         | -2 speed grade | 3.4                                                | _       | ns    |
|                                | Data fiold time after failing edge on DCLK        | -3 speed grade | 3.7                                                | _       | ns    |
|                                |                                                   | -4 speed grade | 3.9                                                | _       | ns    |
| t <sub>CD2UM</sub>             | CONF_DONE high to user mode (5)                   | _              | 175                                                | 437     | μS    |
| t <sub>CD2CU</sub>             | CONF_DONE high to CLKUSR enabled                  | _              | 4 × maximum DCLK period                            | _       | _     |
| t <sub>CD2UMC</sub>            | CONF_DONE high to user mode with CLKUSR option on | _              | $t_{\text{CD2CU}}$ + (8576 $\times$ CLKUSR period) | _       | _     |

#### Notes to Table 53:

- (1) The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device.
- (2)  $t_{CF2CD}$ ,  $t_{CF2ST0}$ ,  $t_{CFG}$ ,  $t_{STATUS}$ , and  $t_{CF2ST1}$  timing parameters are identical to the timing parameters for PS mode listed in Table 54 on page 63.
- (3) Load capacitance for DCLK = 6 pF and AS\_DATA/ASDO = 8 pF. Intel recommends obtaining the  $t_{CO}$  for a given link (including receiver, transmission lines, connectors, termination resistors, and other components) through IBIS or HSPICE simulation.
- (4) To evaluate the data setup (t<sub>SU</sub>) and data hold time (t<sub>DH</sub>) slack on your board in order to ensure you are meeting the t<sub>SU</sub> and t<sub>DH</sub> requirement, Intel recommends following the guideline in the "Evaluating Data Setup and Hold Timing Slack" chapter in *AN822: Intel FPGA Configuration Device Migration Guideline.*
- (5) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on this pin, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

Configuration Specification Page 63

# **Passive Serial Configuration Timing**

Figure 15 shows the timing waveform for a passive serial (PS) configuration when using a MAX II device, MAX V device, or microprocessor as an external host.

Figure 15. PS Configuration Timing Waveform (1)



#### Notes to Figure 15:

- (1) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- (2) After power-up, the Stratix V device holds nSTATUS low for the time of the POR delay.
- (3) After power-up, before and during configuration, CONF DONE is low.
- (4) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient.
- (5) DATAO is available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings in the **Device and Pins Option**.
- (6) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high after the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (7) After the option bit to enable the INIT DONE pin is configured into the device, the INIT DONE goes low.

Table 54 lists the PS configuration timing parameters for Stratix V devices.

Table 54. PS Timing Parameters for Stratix V Devices (Part 1 of 2)

| Symbol                 | Parameter                                    | Minimum                 | Maximum              | Units |
|------------------------|----------------------------------------------|-------------------------|----------------------|-------|
| t <sub>CF2CD</sub>     | nCONFIG low to CONF_DONE low                 | _                       | 600                  | ns    |
| t <sub>CF2ST0</sub>    | nCONFIG low to nSTATUS low                   | _                       | 600                  | ns    |
| t <sub>CFG</sub>       | nCONFIG low pulse width                      | 2                       | _                    | μS    |
| t <sub>STATUS</sub>    | nSTATUS low pulse width                      | 268                     | 1,506 (1)            | μS    |
| t <sub>CF2ST1</sub>    | nCONFIG high to nSTATUS high                 | _                       | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2CK</sub> (5) | nCONFIG high to first rising edge on DCLK    | 1,506                   | <del>-</del>         | μS    |
| t <sub>ST2CK</sub> (5) | nstatus high to first rising edge of DCLK    | 2                       | _                    | μS    |
| t <sub>DSU</sub>       | DATA[] setup time before rising edge on DCLK | 5.5                     | _                    | ns    |
| t <sub>DH</sub>        | DATA[] hold time after rising edge on DCLK   | 0                       | _                    | ns    |
| t <sub>CH</sub>        | DCLK high time                               | $0.45 \times 1/f_{MAX}$ | _                    | S     |
| t <sub>CL</sub>        | DCLK low time                                | $0.45 \times 1/f_{MAX}$ | _                    | S     |

Page 64 Configuration Specification

Table 54. PS Timing Parameters for Stratix V Devices (Part 2 of 2)

| Symbol              | Parameter                                         | Minimum                                              | Maximum | Units |
|---------------------|---------------------------------------------------|------------------------------------------------------|---------|-------|
| t <sub>CLK</sub>    | DCLK period                                       | 1/f <sub>MAX</sub>                                   | _       | S     |
| f <sub>MAX</sub>    | DCLK frequency                                    | _                                                    | 125     | MHz   |
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode (3)                   | 175                                                  | 437     | μS    |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                  | 4 × maximum  DCLK period                             | _       |       |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | $t_{\text{CD2CU}}$ + (8576 × CLKUSR period) $^{(4)}$ | _       | _     |

#### Notes to Table 54:

- (1) This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.
- (2) This value is applicable if you do not delay configuration by externally holding the nstatus low.
- (3) The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device.
- (4) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the "Initialization" section.
- (5) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.

### **Initialization**

Table 55 lists the initialization clock source option, the applicable configuration schemes, and the maximum frequency.

Table 55. Initialization Clock Source Option and the Maximum Frequency

| Initialization Clock<br>Source | Configuration Schemes | Maximum<br>Frequency | Minimum Number of Clock<br>Cycles <sup>(1)</sup> |
|--------------------------------|-----------------------|----------------------|--------------------------------------------------|
| Internal Oscillator            | AS, PS, FPP           | 12.5 MHz             |                                                  |
| CLKUSR                         | AS, PS, FPP (2)       | 125 MHz              | 8576                                             |
| DCLK                           | PS, FPP               | 125 MHz              |                                                  |

#### Notes to Table 55:

- (1) The minimum number of clock cycles required for device initialization.
- (2) To enable CLKUSR as the initialization clock source, turn on the Enable user-supplied start-up clock (CLKUSR) option in the Quartus II software from the General panel of the Device and Pin Options dialog box.

# **Remote System Upgrades**

Table 56 lists the timing parameter specifications for the remote system upgrade circuitry.

Table 56. Remote System Upgrade Circuitry Timing Specifications (Part 1 of 2)

| Parameter Minimum           |     | Maximum | Unit |
|-----------------------------|-----|---------|------|
| t <sub>RU_nCONFIG</sub> (1) | 250 | _       | ns   |

I/O Timing Page 65

Table 56. Remote System Upgrade Circuitry Timing Specifications (Part 2 of 2)

| Parameter                    | Minimum | Maximum | Unit |
|------------------------------|---------|---------|------|
| t <sub>RU_nRSTIMER</sub> (2) | 250     | _       | ns   |

#### Notes to Table 56:

- (1) This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the Remote System Upgrade State Machine section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (2) This is equivalent to strobing the reset\_timer input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the User Watchdog Timer section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

### **User Watchdog Internal Circuitry Timing Specification**

Table 57 lists the operating range of the 12.5-MHz internal oscillator.

Table 57. 12.5-MHz Internal Oscillator Specifications

| Minimum | Typical | Maximum | Units |
|---------|---------|---------|-------|
| 5.3     | 7.9     | 12.5    | MHz   |

# I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis. The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route.



You can download the Excel-based I/O Timing spreadsheet from the Stratix V Devices Documentation web page.

# **Programmable IOE Delay**

Table 58 lists the Stratix V IOE programmable delay settings.

Table 58. IOE Programmable Delay for Stratix V Devices (Part 1 of 2)

| Davamatav     | Aveilable             | Min    | Fast       | Model      |       |       |       | Slow M | lodel |             |       |      |
|---------------|-----------------------|--------|------------|------------|-------|-------|-------|--------|-------|-------------|-------|------|
| Parameter (1) | Available<br>Settings | Offset | Industrial | Commercial | C1    | C2    | C3    | C4     | 12    | 13,<br>13YY | 14    | Unit |
| D1            | 64                    | 0      | 0.464      | 0.493      | 0.838 | 0.838 | 0.924 | 1.011  | 0.844 | 0.921       | 1.006 | ns   |
| D2            | 32                    | 0      | 0.230      | 0.244      | 0.415 | 0.415 | 0.459 | 0.503  | 0.417 | 0.456       | 0.500 | ns   |
| D3            | 8                     | 0      | 1.587      | 1.699      | 2.793 | 2.793 | 2.992 | 3.192  | 2.811 | 3.047       | 3.257 | ns   |
| D4            | 64                    | 0      | 0.464      | 0.492      | 0.838 | 0.838 | 0.924 | 1.011  | 0.843 | 0.920       | 1.006 | ns   |
| D5            | 64                    | 0      | 0.464      | 0.493      | 0.838 | 0.838 | 0.924 | 1.011  | 0.844 | 0.921       | 1.006 | ns   |

Page 66 Glossary

Table 58. IOE Programmable Delay for Stratix V Devices (Part 2 of 2)

| Parameter | Available | Min    | Fast       | Model      |       |       |       | Slow M | lodel |             |       |      |
|-----------|-----------|--------|------------|------------|-------|-------|-------|--------|-------|-------------|-------|------|
| (1)       | Settings  | Offset | Industrial | Commercial | C1    | C2    | C3    | C4     | I2    | 13,<br>13YY | 14    | Unit |
| D6        | 32        | 0      | 0.229      | 0.244      | 0.415 | 0.415 | 0.458 | 0.503  | 0.418 | 0.456       | 0.499 | ns   |

#### Notes to Table 58:

- (1) You can set this value in the Quartus II software by selecting D1, D2, D3, D5, and D6 in the Assignment Name column of Assignment Editor.
- (2) Minimum offset does not include the intrinsic delay.

# **Programmable Output Buffer Delay**

Table 59 lists the delay chain settings that control the rising and falling edge delays of the output buffer. The default delay is 0 ps.

Table 59. Programmable Output Buffer Delay for Stratix V Devices (1)

| Symbol              | Parameter                  | Typical     | Unit |
|---------------------|----------------------------|-------------|------|
|                     |                            | 0 (default) | ps   |
| D                   | Rising and/or falling edge | 25          | ps   |
| D <sub>OUTBUF</sub> | delay                      | 50          | ps   |
|                     |                            | 75          | ps   |

#### Note to Table 59:

(1) You can set the programmable output buffer delay in the Quartus II software by setting the Output Buffer Delay Control assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the Output Buffer Delay assignment.

# **Glossary**

Table 60 lists the glossary for this chapter.

Table 60. Glossary (Part 1 of 4)

| Letter | Subject              | Definitions                                                                                                   |
|--------|----------------------|---------------------------------------------------------------------------------------------------------------|
| Α      |                      |                                                                                                               |
| В      | _                    | _                                                                                                             |
| С      |                      |                                                                                                               |
| D      | _                    | _                                                                                                             |
| E      | _                    | _                                                                                                             |
|        | f <sub>HSCLK</sub>   | Left and right PLL input clock frequency.                                                                     |
| F      | f <sub>HSDR</sub>    | High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate (f <sub>HSDR</sub> = 1/TUI), non-DPA. |
|        | f <sub>HSDRDPA</sub> | High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate (f <sub>HSDRDPA</sub> = 1/TUI), DPA.  |
| G      |                      |                                                                                                               |
| Н      | _                    | _                                                                                                             |
| - 1    |                      |                                                                                                               |

Glossary Page 67

### Table 60. Glossary (Part 2 of 4)

| Letter | Subject                       | Definitions                                                                                                                                     |
|--------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
|        | J                             | High-speed I/O block—Deserialization factor (width of parallel data bus).                                                                       |
| J      | JTAG Timing<br>Specifications | TMS  TDI  TCK  TDO  TDO  TDO  TDO  TDO  TDO  TDO  TD                                                                                            |
| K      |                               |                                                                                                                                                 |
| L      |                               |                                                                                                                                                 |
| M      | _                             | _                                                                                                                                               |
| N<br>O |                               |                                                                                                                                                 |
| 0      |                               | Diagram of PLL Specifications (1)                                                                                                               |
| Р      | PLL<br>Specifications         | CLKOUT Pins  CLKOUT Pins  CLKOUT Pins  Four Extra Feedback  Note:  (1) Core Clock can only be fed by dedicated clock input pins or PLL outputs. |
| Q      | _                             | _                                                                                                                                               |
| R      | R <sub>L</sub>                | Receiver differential input discrete resistor (external to the Stratix V device).                                                               |

Page 68 Glossary

Table 60. Glossary (Part 3 of 4)

| Letter | Subject                                                                                                                                                                                                                     | Definitions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | SW (sampling<br>window)                                                                                                                                                                                                     | Timing Diagram—the period of time during which the data must be valid in order to capture it correctly. The setup and hold times determine the ideal strobe position within the sampling window, as shown:  Bit Time  0.5 x TCCS RSKM Sampling Window (SW)  RSKM 0.5 x TCCS                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| S      | Single-ended<br>voltage<br>referenced I/O<br>standard                                                                                                                                                                       | The JEDEC standard for <b>SSTL</b> and <b>HSTL</b> I/O defines both the AC and DC input signal values. The AC values indicate the voltage levels at which the receiver must meet its timing specifications. The DC values indicate the voltage levels at which the final logic state of the receiver is unambiguously defined. After the receiver input has crossed the AC value, the receiver changes to the new logic state.  The new logic state is then maintained as long as the input stays beyond the DC threshold. This approach is intended to provide predictable receiver timing in the presence of input waveform ringing:  Single-Ended Voltage Referenced I/O Standard  VIHICOS  VIHICOS  VILIAGS  VILIAGS  VILIAGS |
|        | t <sub>C</sub>                                                                                                                                                                                                              | High-speed receiver and transmitter input and output clock period.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|        | TCCS (channel-<br>to-channel-skew)                                                                                                                                                                                          | The timing difference between the fastest and slowest output edges, including $t_{\text{CO}}$ variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the <i>Timing Diagram</i> figure under <b>SW</b> in this table).                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|        |                                                                                                                                                                                                                             | High-speed I/O block—Duty cycle on the high-speed transmitter output clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Т      | t <sub>DUTY</sub>                                                                                                                                                                                                           | Timing Unit Interval (TUI)  The timing budget allowed for skew, propagation delays, and the data sampling window.  (TUI = $1/(\text{receiver input clock frequency multiplication factor}) = t_c/w)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|        | t <sub>FALL</sub>                                                                                                                                                                                                           | Signal high-to-low transition time (80-20%)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|        | t <sub>INCCJ</sub>                                                                                                                                                                                                          | Cycle-to-cycle jitter tolerance on the PLL clock input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|        | The timing budget allowed for skew, propagation delays, and the data sampling wi $(TUI = 1/(receiver input clock frequency multiplication factor) = t_C/w)$ $\mathbf{t}_{FALL}$ Signal high-to-low transition time (80-20%) | Period jitter on the general purpose I/O driven by a PLL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|        | t <sub>OUTPJ_DC</sub>                                                                                                                                                                                                       | Period jitter on the dedicated clock output driven by a PLL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|        | t <sub>RISE</sub>                                                                                                                                                                                                           | Signal low-to-high transition time (20-80%)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| U      |                                                                                                                                                                                                                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

Document Revision History Page 69

Table 60. Glossary (Part 4 of 4)

| Letter | Subject                | Definitions                                                                                                                                                      |
|--------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | V <sub>CM(DC)</sub>    | DC common mode input voltage.                                                                                                                                    |
|        | V <sub>ICM</sub>       | Input common mode voltage—The common mode of the differential signal at the receiver.                                                                            |
|        | V <sub>ID</sub>        | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.     |
|        | V <sub>DIF(AC)</sub>   | AC differential input voltage—Minimum AC input differential voltage required for switching.                                                                      |
|        | V <sub>DIF(DC)</sub>   | DC differential input voltage— Minimum DC input differential voltage required for switching.                                                                     |
|        | V <sub>IH</sub>        | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high.                                            |
|        | V <sub>IH(AC)</sub>    | High-level AC input voltage                                                                                                                                      |
|        | V <sub>IH(DC)</sub>    | High-level DC input voltage                                                                                                                                      |
| V      | V <sub>IL</sub>        | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low.                                              |
|        | V <sub>IL(AC)</sub>    | Low-level AC input voltage                                                                                                                                       |
|        | V <sub>IL(DC)</sub>    | Low-level DC input voltage                                                                                                                                       |
|        | V <sub>OCM</sub>       | Output common mode voltage—The common mode of the differential signal at the transmitter.                                                                        |
|        | <b>V</b> <sub>OD</sub> | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. |
|        | V <sub>SWING</sub>     | Differential input voltage                                                                                                                                       |
|        | V <sub>X</sub>         | Input differential cross point voltage                                                                                                                           |
|        | V <sub>OX</sub>        | Output differential cross point voltage                                                                                                                          |
| W      | W                      | High-speed I/O block—clock boost factor                                                                                                                          |
| Х      |                        |                                                                                                                                                                  |
| Υ      |                        | _                                                                                                                                                                |
| Z      |                        |                                                                                                                                                                  |

# **Document Revision History**

Table 61 lists the revision history for this chapter.

Table 61. Document Revision History (Part 1 of 4)

| Date         | Version | Changes                                                                                                                                                      |
|--------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| June 2019    | 4.1     | Added a note for Conversion Time in the "Internal Temperature Sensing Diode Specification" table.                                                            |
|              | 4.0     | ■ Changed "VCO post-scale counter K value" to "VCO post divider value" in the f <sub>VCO</sub> note in the "PLL Specifications for Stratix V Devices" table. |
| January 2019 |         | Updated the "AS Timing Parameters for AS ×1 and AS ×4 Configurations in Stratix V Devices" table.                                                            |
|              |         | <ul> <li>Updated t<sub>DH</sub> specifications. These specifications are applicable to the commercial and<br/>industrial grade devices.</li> </ul>           |
|              |         | <ul> <li>Added note to t<sub>CO</sub>, t<sub>SU</sub>, and t<sub>DH</sub>.</li> </ul>                                                                        |
| June 2018    | 3.9     | Added the "Stratix V Device Overshoot Duration" figure.                                                                                                      |

Page 70 Document Revision History

Table 61. Document Revision History (Part 2 of 4)

| Date          | Version | Changes                                                                                                                                                                       |
|---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |         | <ul> <li>Added a footnote to the "High-Speed I/O Specifications for Stratix V Devices" table.</li> </ul>                                                                      |
|               | 3.8     | Changed the minimum value for t <sub>CD2UMC</sub> in the "PS Timing Parameters for Stratix V Devices" table.                                                                  |
|               |         | <ul> <li>Changed the condition for 100-Ω R<sub>D</sub> in the "OCT Without Calibration Resistance<br/>Tolerance Specifications for Stratix V Devices" table.</li> </ul>       |
| April 2017    |         | <ul> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "AS Timing Parameters for AS '1 and AS '4<br/>Configurations in Stratix V Devices" table</li> </ul>          |
|               |         | Changed the minimum value for t <sub>CD2UMC</sub> in the "FPP Timing Parameters for Stratix V Devices When the DCLK-to-DATA[] Ratio is >1" table.                             |
|               |         | Changed the minimum value for t <sub>CD2UMC</sub> in the "FPP Timing Parameters for Stratix V Devices When the DCLK-to-DATA[] Ratio is >1" table.                             |
|               |         | Changed the minimum number of clock cycles value in the "Initialization Clock Source Option and the Maximum Frequency" table.                                                 |
| June 2016     | 3.7     | <ul> <li>Added the V<sub>ID</sub> minimum specification for LVPECL in the "Differential I/O Standard<br/>Specifications for Stratix V Devices" table</li> </ul>               |
| Julie 2016    |         | Added the I <sub>OUT</sub> specification to the "Absolute Maximum Ratings for Stratix V Devices" table.                                                                       |
| December 2015 | 3.6     | <ul> <li>Added a footnote to the "High-Speed I/O Specifications for Stratix V Devices" table.</li> </ul>                                                                      |
| December 2015 | 3.5     | Changed the transmitter, receiver, and ATX PLL data rate specifications in the<br>"Transceiver Specifications for Stratix V GX and GS Devices" table.                         |
| December 2013 |         | Changed the configuration .rbf sizes in the "Uncompressed .rbf Sizes for Stratix V Devices" table.                                                                            |
|               |         | Changed the data rate specification for transceiver speed grade 3 in the following tables:                                                                                    |
|               |         | <ul><li>"Transceiver Specifications for Stratix V GX and GS Devices"</li></ul>                                                                                                |
|               | 3.4     | <ul><li>"Stratix V Standard PCS Approximate Maximum Date Rate"</li></ul>                                                                                                      |
|               |         | <ul><li>"Stratix V 10G PCS Approximate Maximum Data Rate"</li></ul>                                                                                                           |
| July 2015     |         | Changed the conditions for reference clock rise and fall time, and added a note to the<br>"Transceiver Specifications for Stratix V GX and GS Devices" table.                 |
|               |         | Added a note to the "Minimum differential eye opening at receiver serial input pins" specification in the "Transceiver Specifications for Stratix V GX and GS Devices" table. |
|               |         | Changed the t <sub>CO</sub> maximum value in the "AS Timing Parameters for AS '1 and AS '4<br>Configurations in Stratix V Devices" table.                                     |
|               |         | Removed the CDR ppm tolerance specification from the "Transceiver Specifications for<br>Stratix V GX and GS Devices" table.                                                   |

Document Revision History Page 71

Table 61. Document Revision History (Part 3 of 4)

| Date          | Version | Changes                                                                                                                                                                                                                       |
|---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |         | Added the I3YY speed grade and changed the data rates for the GX channel in Table 1.                                                                                                                                          |
|               |         | Added the I3YY speed grade to the V <sub>CC</sub> description in Table 6.                                                                                                                                                     |
|               |         | ■ Added the I3YY speed grade to V <sub>CCHIP_L</sub> , V <sub>CCHIP_R</sub> , V <sub>CCHSSI_L</sub> , and V <sub>CCHSSI_R</sub> descriptions in Table 7.                                                                      |
|               |         | ■ Added 240-Ω to Table 11.                                                                                                                                                                                                    |
|               |         | Changed CDR PPM tolerance in Table 23.                                                                                                                                                                                        |
|               |         | Added additional max data rate for fPLL in Table 23.                                                                                                                                                                          |
|               |         | Added the I3YY speed grade and changed the data rates for transceiver speed grade 3 in<br>Table 25.                                                                                                                           |
|               |         | Added the I3YY speed grade and changed the data rates for transceiver speed grade 3 in<br>Table 26.                                                                                                                           |
|               |         | Changed CDR PPM tolerance in Table 28.                                                                                                                                                                                        |
|               |         | <ul> <li>Added additional max data rate for fPLL in Table 28.</li> </ul>                                                                                                                                                      |
|               |         | Changed the mode descriptions for MLAB and M20K in Table 33.                                                                                                                                                                  |
|               |         | ■ Changed the Max value of f <sub>HSCLK_OUT</sub> for the C2, C2L, I2, I2L speed grades in Table 36.                                                                                                                          |
| November 2014 | 3.3     | ■ Changed the frequency ranges for C1 and C2 in Table 39.                                                                                                                                                                     |
|               |         | ■ Changed the .rbf file sizes for 5SGSD6 and 5SGSD8 in Table 47.                                                                                                                                                              |
|               |         | ■ Added note about nstatus to Table 50, Table 51, Table 54.                                                                                                                                                                   |
|               |         | Changed the available settings in Table 58.                                                                                                                                                                                   |
|               |         | Changed the note in "Periphery Performance".                                                                                                                                                                                  |
|               |         | ■ Updated the "I/O Standard Specifications" section.                                                                                                                                                                          |
|               |         | ■ Updated the "Raw Binary File Size" section.                                                                                                                                                                                 |
|               |         | Updated the receiver voltage input range in Table 22.                                                                                                                                                                         |
|               |         | Updated the max frequency for the LVDS clock network in Table 36.                                                                                                                                                             |
|               |         | ■ Updated the DCLK note to Figure 11.                                                                                                                                                                                         |
|               |         | ■ Updated Table 23 VO <sub>CM</sub> (DC Coupled) condition.                                                                                                                                                                   |
|               |         | ■ Updated Table 6 and Table 7.                                                                                                                                                                                                |
|               |         | Added the DCLK specification to Table 55.                                                                                                                                                                                     |
|               |         | ■ Updated the notes for Table 47.                                                                                                                                                                                             |
|               |         | Updated the list of parameters for Table 56.                                                                                                                                                                                  |
| November 2013 | 3.2     | ■ Updated Table 28                                                                                                                                                                                                            |
| November 2013 | 3.1     | ■ Updated Table 33                                                                                                                                                                                                            |
| November 2013 | 3.0     | ■ Updated Table 23 and Table 28                                                                                                                                                                                               |
| October 2013  | 2.9     | ■ Updated the "Transceiver Characterization" section                                                                                                                                                                          |
| 0             |         | ■ Updated Table 3, Table 12, Table 14, Table 19, Table 20, Table 23, Table 24, Table 28, Table 30, Table 31, Table 32, Table 33, Table 36, Table 39, Table 40, Table 41, Table 42, Table 47, Table 53, Table 58, and Table 59 |
| October 2013  | 2.8     | Added Figure 1 and Figure 3                                                                                                                                                                                                   |
|               |         | Added the "Transceiver Characterization" section                                                                                                                                                                              |
|               |         | Removed all "Preliminary" designations.                                                                                                                                                                                       |

Page 72 Document Revision History

Table 61. Document Revision History (Part 4 of 4)

| Date          | Version | Changes                                                                                                                                                                                                           |
|---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |         | ■ Updated Table 2, Table 6, Table 7, Table 20, Table 23, Table 27, Table 47, Table 60                                                                                                                             |
| May 2013      | 2.7     | Added Table 24, Table 48                                                                                                                                                                                          |
|               |         | ■ Updated Figure 9, Figure 10, Figure 11, Figure 12                                                                                                                                                               |
| February 2013 | 2.6     | <ul> <li>Updated Table 7, Table 9, Table 20, Table 23, Table 27, Table 30, Table 31, Table 35,<br/>Table 46</li> </ul>                                                                                            |
|               |         | ■ Updated "Maximum Allowed Overshoot and Undershoot Voltage"                                                                                                                                                      |
|               |         | <ul> <li>Updated Table 3, Table 6, Table 7, Table 8, Table 23, Table 24, Table 25, Table 27,<br/>Table 30, Table 32, Table 35</li> </ul>                                                                          |
|               |         | <ul><li>Added Table 33</li></ul>                                                                                                                                                                                  |
|               |         | Added "Fast Passive Parallel Configuration Timing"                                                                                                                                                                |
|               |         | Added "Active Serial Configuration Timing"                                                                                                                                                                        |
| December 2012 | 2.5     | Added "Passive Serial Configuration Timing"                                                                                                                                                                       |
|               |         | Added "Remote System Upgrades"                                                                                                                                                                                    |
|               |         | Added "User Watchdog Internal Circuitry Timing Specification"                                                                                                                                                     |
|               |         | Added "Initialization"                                                                                                                                                                                            |
|               |         | Added "Raw Binary File Size"                                                                                                                                                                                      |
|               |         | Added Figure 1, Figure 2, and Figure 3.                                                                                                                                                                           |
| June 2012     | 2.4     | ■ Updated Table 1, Table 2, Table 3, Table 6, Table 11, Table 22, Table 23, Table 27, Table 29, Table 30, Table 31, Table 32, Table 35, Table 38, Table 39, Table 40, Table 41, Table 43, Table 56, and Table 59. |
|               |         | <ul><li>Various edits throughout to fix bugs.</li></ul>                                                                                                                                                           |
|               |         | Changed title of document to Stratix V Device Datasheet.                                                                                                                                                          |
|               |         | ■ Removed document from the Stratix V handbook and made it a separate document.                                                                                                                                   |
| February 2012 | 2.3     | ■ Updated Table 1–22, Table 1–29, Table 1–31, and Table 1–31.                                                                                                                                                     |
| December 2011 | 2.2     | ■ Added Table 2–31.                                                                                                                                                                                               |
| December 2011 |         | ■ Updated Table 2–28 and Table 2–34.                                                                                                                                                                              |
|               | 2.1     | <ul> <li>Added Table 2–2 and Table 2–21 and updated Table 2–5 with information about<br/>Stratix V GT devices.</li> </ul>                                                                                         |
| November 2011 |         | ■ Updated Table 2–11, Table 2–13, Table 2–20, and Table 2–25.                                                                                                                                                     |
|               |         | <ul><li>Various edits throughout to fix SPRs.</li></ul>                                                                                                                                                           |
|               |         | Updated Table 2–4, Table 2–18, Table 2–19, Table 2–21, Table 2–22, Table 2–23, and Table 2–24.                                                                                                                    |
| May 2011      | 2.0     | ■ Updated the "DQ Logic Block and Memory Output Clock Jitter Specifications" title.                                                                                                                               |
| y 2011        |         | Chapter moved to Volume 1.                                                                                                                                                                                        |
|               |         | ■ Minor text edits.                                                                                                                                                                                               |
|               | 1.1     | ■ Updated Table 1–2, Table 1–4, Table 1–19, and Table 1–23.                                                                                                                                                       |
| December 2010 |         | Converted chapter to the new template.                                                                                                                                                                            |
|               |         | Minor text edits.                                                                                                                                                                                                 |
| July 2010     | 1.0     | Initial release.                                                                                                                                                                                                  |



# **OUR CERTIFICATE**

A long-term cooperative relationship can be built between global customers and us by providing excellent products









| Business Type        | Trading Company, Distributor/Wholesaler |
|----------------------|-----------------------------------------|
| Main Products        | Electronic Integrated Circuit           |
| Certifications       | ISO9001                                 |
| Total Annual Revenue | US\$2.5 Million - US\$5 Million         |
| Country / Region     | Hongkong, China                         |
| Total Employees      | 100 - 200 People                        |
| Year Established     | 2018                                    |
| Main Markets         | North America<br>South Asia             |
|                      | Western Europe                          |

