# 三': FPGAMALL 

https://www.fpgamall.com

## THE DATASHEET OF <br> FPGA



# 1．Cyclone IV Device Datasheet 

This chapter describes the electrical and switching characteristics for Cyclone ${ }^{\circledR}$ IV devices．Electrical characteristics include operating conditions and power consumption．Switching characteristics include transceiver specifications，core，and periphery performance．This chapter also describes I／O timing，including programmable I／O element（IOE）delay and programmable output buffer delay．
This chapter includes the following sections：
－＂Operating Conditions＂on page 1－1
－＂Power Consumption＂on page 1－16
－＂Switching Characteristics＂on page 1－16
－＂I／O Timing＂on page 1－37
■＂Glossary＂on page 1－37

## Operating Conditions

When Cyclone IV devices are implemented in a system，they are rated according to a set of defined parameters．To maintain the highest possible performance and reliability of Cyclone IV devices，you must consider the operating requirements described in this chapter．

Cyclone IV devices are offered in commercial，industrial，extended industrial and， automotive grades．Cyclone IV E devices offer -6 （fastest），$-7,-8,-8 \mathrm{~L}$ ，and -9 L speed grades for commercial devices，-8 L speed grades for industrial devices，and -7 speed grade for extended industrial and automotive devices．Cyclone IV GX devices offer -6 （fastest），-7 ，and -8 speed grades for commercial devices and -7 speed grade for industrial devices．
－．For more information about the supported speed grades for respective Cyclone IV devices，refer to the Cyclone IV FPGA Device Family Overview chapter．
［1 Cyclone IV E devices are offered in core voltages of 1.0 and 1．2 V．Cyclone IV E devices with a core voltage of 1.0 V have an＇ L ＇prefix attached to the speed grade．

In this chapter，a prefix associated with the operating temperature range is attached to the speed grades；commercial with a＂C＂prefix，industrial with an＂ I ＂prefix，and automotive with an＂ A ＂prefix．Therefore，commercial devices are indicated as $\mathrm{C} 6, \mathrm{C} 7$ ， C8，C8L，or C9L per respective speed grade．Industrial devices are indicated as I7，I8， or I8L．Automotive devices are indicated as A7．

[^0][1 Cyclone IV E industrial devices I7 are offered with extended operating temperature range.

## Absolute Maximum Ratings

Absolute maximum ratings define the maximum operating conditions for Cyclone IV devices. The values are based on experiments conducted with the device and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied at these conditions. Table 1-1 lists the absolute maximum ratings for Cyclone IV devices.

Conditions beyond those listed in Table 1-1 cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time have adverse effects on the device.

Table 1-1. Absolute Maximum Ratings for Cyclone IV Devices ${ }^{(1)}$

| Symbol | Parameter | Min | Max | Unit |
| :--- | :--- | :---: | :---: | :---: |
| V $_{\text {CCIIT }}$ | Core voltage, PCI Express <br>  <br> ®lock, and transceiver physical coding sublayer <br> (PCS) power supply | -0.5 | 1.8 | V |
| $\mathrm{~V}_{\text {CCA }}$ | Phase-locked loop (PLL) analog power supply | -0.5 | 3.75 | V |
| $\mathrm{~V}_{\text {CCD_PLL }}$ | PLL digital power supply | -0.5 | 1.8 | V |
| $\mathrm{~V}_{\text {CCIO }}$ | I/O banks power supply | -0.5 | 3.75 | V |
| $\mathrm{~V}_{\text {CC_CLKIN }}$ | Differential clock input pins power supply | -0.5 | 4.5 | V |
| $\mathrm{~V}_{\text {CCH_GXB }}$ | Transceiver output buffer power supply | -0.5 | 3.75 | V |
| $\mathrm{~V}_{\text {CCA_GXB }}$ | Transceiver physical medium attachment (PMA) <br> and auxiliary power supply | -0.5 | 3.75 | V |
| $\mathrm{~V}_{\text {CCL_GXB }}$ | Transceiver PMA and auxiliary power supply | -0.5 | 1.8 | V |
| $\mathrm{~V}_{\text {I }}$ | DC input voltage | -0.5 | 4.2 | V |
| $\mathrm{I}_{\text {OUT }}$ | DC output current, per pin | -25 | 40 | mA |
| $\mathrm{~T}_{\text {STG }}$ | Storage temperature | -65 | 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {J }}$ | Operating junction temperature | -40 | 125 | ${ }^{\circ} \mathrm{C}$ |

Note to Table 1-1:
(1) Supply voltage specifications apply to voltage readings taken at the device pins with respect to ground, not at the power supply.

## Maximum Allowed Overshoot or Undershoot Voltage

During transitions, input signals may overshoot to the voltage shown in Table 1-2 and undershoot to -2.0 V for a magnitude of currents less than 100 mA and for periods shorter than 20 ns. Table 1-2 lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage over the lifetime of the device. The maximum allowed overshoot duration is specified as a percentage of high-time over the lifetime of the device.
[L A DC signal is equivalent to $100 \%$ duty cycle. For example, a signal that overshoots to 4.3 V can only be at 4.3 V for $65 \%$ over the lifetime of the device; for a device lifetime of 10 years, this amounts to $65 / 10$ ths of a year.

Table 1-2. Maximum Allowed Overshoot During Transitions over a 10-Year Time Frame for Cyclone IV Devices

| Symbol | Parameter | Condition (V) | Overshoot Duration as \% of High Time | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $V_{i}$ | AC Input Voltage | $\mathrm{V}_{1}=4.20$ | 100 | \% |
|  |  | $V_{1}=4.25$ | 98 | \% |
|  |  | $V_{1}=4.30$ | 65 | \% |
|  |  | $V_{1}=4.35$ | 43 | \% |
|  |  | $V_{1}=4.40$ | 29 | \% |
|  |  | $V_{1}=4.45$ | 20 | \% |
|  |  | $V_{1}=4.50$ | 13 | \% |
|  |  | $V_{1}=4.55$ | 9 | \% |
|  |  | $\mathrm{V}_{1}=4.60$ | 6 | \% |

Figure 1-1 shows the methodology to determine the overshoot duration. The overshoot voltage is shown in red and is present on the input pin of the Cyclone IV device at over 4.3 V but below 4.4 V . From Table 1-2, for an overshoot of 4.3 V , the percentage of high time for the overshoot can be as high as $65 \%$ over a 10 -year period. Percentage of high time is calculated as $([$ delta T$] / \mathrm{T}) \times 100$. This 10 -year period assumes that the device is always turned on with $100 \%$ I/O toggle rate and $50 \%$ duty cycle signal. For lower I/O toggle rates and situations in which the device is in an idle state, lifetimes are increased.

Figure 1-1. Cyclone IV Devices Overshoot Duration


## Recommended Operating Conditions

This section lists the functional operation limits for AC and DC parameters for Cyclone IV devices. Table 1-3 and Table 1-4 list the steady-state voltage and current values expected from Cyclone IV E and Cyclone IV GX devices. All supplies must be strictly monotonic without plateaus.

Table 1-3. Recommended Operating Conditions for Cyclone IV E Devices ${ }^{(1),}{ }^{(2)}$ (Part 1 of 2)

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CIITT }}{ }^{(3)}$ | Supply voltage for internal logic, $1.2-\mathrm{V}$ operation | - | 1.15 | 1.2 | 1.25 | V |
|  | Supply voltage for internal logic, $1.0-\mathrm{V}$ operation | - | 0.97 | 1.0 | 1.03 | V |
| $\mathrm{V}_{\text {ccio }}{ }^{(3),}$ (4) | Supply voltage for output buffers, 3.3-V operation | - | 3.135 | 3.3 | 3.465 | V |
|  | Supply voltage for output buffers, $3.0-\mathrm{V}$ operation | - | 2.85 | 3 | 3.15 | V |
|  | Supply voltage for output buffers, $2.5-\mathrm{V}$ operation | - | 2.375 | 2.5 | 2.625 | V |
|  | Supply voltage for output buffers, $1.8-\mathrm{V}$ operation | - | 1.71 | 1.8 | 1.89 | V |
|  | Supply voltage for output buffers, $1.5-\mathrm{V}$ operation | - | 1.425 | 1.5 | 1.575 | V |
|  | Supply voltage for output buffers, $1.2-\mathrm{V}$ operation | - | 1.14 | 1.2 | 1.26 | V |
| $\mathrm{V}_{\text {CAA }}{ }^{(3)}$ | Supply (analog) voltage for PLL regulator | - | 2.375 | 2.5 | 2.625 | V |
| $V_{\text {CCo_PLL }}{ }^{(3)}$ | Supply (digital) voltage for PLL, 1.2-V operation | - | 1.15 | 1.2 | 1.25 | V |
|  | Supply (digital) voltage for PLL, $1.0-\mathrm{V}$ operation | - | 0.97 | 1.0 | 1.03 | V |
| $\mathrm{V}_{1}$ | Input voltage | - | -0.5 | - | 3.6 | V |
| $\mathrm{V}_{0}$ | Output voltage | - | 0 | - | $\mathrm{V}_{\text {ccio }}$ | V |
| $\mathrm{T}_{J}$ | Operating junction temperature | For commercial use | 0 | - | 85 | ${ }^{\circ} \mathrm{C}$ |
|  |  | For industrial use | -40 | - | 100 | ${ }^{\circ} \mathrm{C}$ |
|  |  | For extended temperature | -40 | - | 125 | ${ }^{\circ} \mathrm{C}$ |
|  |  | For automotive use | -40 | - | 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{t}_{\text {RAMP }}$ | Power supply ramp time | Standard power-on reset (POR) ${ }^{(5)}$ | $50 \mu \mathrm{~s}$ | - | 50 ms | - |
|  |  | Fast POR ${ }^{(6)}$ | $50 \mu \mathrm{~s}$ | - | 3 ms | - |

Table 1-3. Recommended Operating Conditions for Cyclone IV E Devices ${ }^{(1)}$, (2) (Part 2 of 2)

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\text {Diode }}$ | Magnitude of DC current across <br> PCl-clamp diode when enable | - | - | - | 10 | mA |

Notes to Table 1-3:
(1) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support C6, C7, C8, I7, and A7 speed grades.
(2) $V_{\text {CcIo }}$ for all I/O banks must be powered up during device operation. All vCcA pins must be powered to 2.5 V (even when PLLs are not used) and must be powered up and powered down at the same time.
(3) $V_{\text {CC }}$ must rise monotonically.
(4) $V_{\text {CCIO }}$ powers all input buffers.
(5) The POR time for Standard POR ranges between 50 and 200 ms . Each individual power supply must reach the recommended operating range within 50 ms .
(6) The POR time for Fast POR ranges between 3 and 9 ms. Each individual power supply must reach the recommended operating range within 3 ms .

Table 1-4. Recommended Operating Conditions for Cyclone IV GX Devices (Part 1 of 2)

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CIITT }}{ }^{\text {(3) }}$ | Core voltage, PCle hard IP block, and transceiver PCS power supply | - | 1.16 | 1.2 | 1.24 | V |
| $\mathrm{V}_{\text {CCA }}{ }^{(1),(3)}$ | PLL analog power supply | - | 2.375 | 2.5 | 2.625 | V |
| $\mathrm{V}_{\text {CCD_PLL }}{ }^{(2)}$ | PLL digital power supply | - | 1.16 | 1.2 | 1.24 | V |
| $\mathrm{V}_{\text {Clo }}{ }^{(3), ~(4)}$ | I/O banks power supply for 3.3-V operation | - | 3.135 | 3.3 | 3.465 | V |
|  | I/O banks power supply for 3.0-V operation | - | 2.85 | 3 | 3.15 | V |
|  | I/0 banks power supply for 2.5-V operation | - | 2.375 | 2.5 | 2.625 | V |
|  | I/O banks power supply for 1.8-V operation | - | 1.71 | 1.8 | 1.89 | V |
|  | I/0 banks power supply for 1.5-V operation | - | 1.425 | 1.5 | 1.575 | V |
|  | I/O banks power supply for 1.2-V operation | - | 1.14 | 1.2 | 1.26 | V |
| $\underset{\substack{\text { (3), (5), (6) } \\ \mathrm{V}_{\text {(6) }}}}{ }$ | Differential clock input pins power supply for $3.3-\mathrm{V}$ operation | - | 3.135 | 3.3 | 3.465 | V |
|  | Differential clock input pins power supply for 3.0-V operation | - | 2.85 | 3 | 3.15 | V |
|  | Differential clock input pins power supply for $2.5-\mathrm{V}$ operation | - | 2.375 | 2.5 | 2.625 | V |
|  | Differential clock input pins power supply for 1.8 -V operation | - | 1.71 | 1.8 | 1.89 | V |
|  | Differential clock input pins power supply for $1.5-\mathrm{V}$ operation | - | 1.425 | 1.5 | 1.575 | V |
|  | Differential clock input pins power supply for 1.2-V operation | - | 1.14 | 1.2 | 1.26 | V |
| $\mathrm{V}_{\text {CCH_GXB }}$ | Transceiver output buffer power supply | - | 2.375 | 2.5 | 2.625 | V |

Table 1-4. Recommended Operating Conditions for Cyclone IV GX Devices (Part 2 of 2)

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {cca_gx }}$ | Transceiver PMA and auxiliary power supply | - | 2.375 | 2.5 | 2.625 | V |
| $\mathrm{V}_{\text {ccl_gxb }}$ | Transceiver PMA and auxiliary power supply | - | 1.16 | 1.2 | 1.24 | V |
| $\mathrm{V}_{1}$ | DC input voltage | - | -0.5 | - | 3.6 | V |
| $\mathrm{V}_{0}$ | DC output voltage | - | 0 | - | $\mathrm{V}_{\text {cclo }}$ | V |
| $\mathrm{T}_{J}$ | Operating junction temperature | For commercial use | 0 | - | 85 | ${ }^{\circ} \mathrm{C}$ |
|  |  | For industrial use | -40 | - | 100 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{t}_{\text {RAMP }}$ | Power supply ramp time | Standard power-on reset (POR) ${ }^{(7)}$ | $50 \mu \mathrm{~s}$ | - | 50 ms | - |
|  |  | Fast POR ${ }^{(8)}$ | $50 \mu \mathrm{~s}$ | - | 3 ms | - |
| $\mathrm{I}_{\text {Diode }}$ | Magnitude of DC current across PCI-clamp diode when enabled | - | - | - | 10 | mA |

## Notes to Table 1-4:

(1) All vcCA pins must be powered to 2.5 V (even when PLLs are not used) and must be powered up and powered down at the same time.
(2) You must connect $\mathrm{V}_{\text {cCD_pLL }}$ to $\mathrm{V}_{\text {CCINT }}$ through a decoupling capacitor and ferrite bead.
(3) Power supplies must rise monotonically.
(4) $\mathrm{V}_{\text {ccio }}$ for all $\mathrm{I} / \mathrm{O}$ banks must be powered up during device operation. Configurations pins are powered up by $\mathrm{V}_{\text {ccio }}$ of $\mathrm{I} / \mathrm{O}$ Banks 3,8 , and 9 where $\mathrm{I} / 0$ Banks 3 and 9 only support $\mathrm{V}_{\text {ccio }}$ of $1.5,1.8,2.5,3.0$, and 3.3 V . For fast passive parallel (FPP) configuration mode, the $\mathrm{V}_{\text {ccio }}$ level of $\mathrm{I} / 0$ Bank 8 must be powered up to $1.5,1.8,2.5,3.0$, and 3.3 V .
(5) You must set $V_{\text {CC_CLKIN }}$ to 2.5 V if you use CLKIN as a high-speed serial interface (HSSI) refclk or as a DIFFCLK input.
(6) The cLKin pins in I/O Banks 3B and 8B can support single-ended I/O standard when the pins are used to clock left PLLs in non-transceiver applications.
(7) The POR time for Standard POR ranges between 50 and 200 ms . $\mathrm{V}_{\text {CCIIT }}, ~ V_{C C A}$, and $\mathrm{V}_{\text {CCIO }}$ of $\mathrm{I} / \mathrm{O}$ Banks 3,8 , and 9 must reach the recommended operating range within 50 ms .
(8) The POR time for Fast POR ranges between 3 and 9 ms . $\mathrm{V}_{\text {cСITT }}, \mathrm{V}_{\text {CCA }}$, and $\mathrm{V}_{\text {CCIO }}$ of $\mathrm{I} / \mathrm{O}$ Banks 3,8 , and 9 must reach the recommended operating range within 3 ms .

## ESD Performance

This section lists the electrostatic discharge (ESD) voltages using the human body model (HBM) and charged device model (CDM) for Cyclone IV devices general purpose I/Os (GPIOs) and high-speed serial interface (HSSI) I/Os. Table 1-5 lists the ESD for Cyclone IV devices GPIOs and HSSI I/Os.

Table 1-5. ESD for Cyclone IV Devices GPIOs and HSSI I/Os

| Symbol | Parameter | Passing Voltage | Unit |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\text {ESDHBM }}$ | ESD voltage using the HBM (GPIOs) ${ }^{(1)}$ | $\pm 2000$ | V |
|  | ESD using the HBM (HSSI I/Os) $)^{(2)}$ | $\pm 1000$ | V |
| $\mathrm{~V}_{\text {ESDCDM }}$ | ESD using the CDM (GPIOs) | $\pm 500$ | V |
|  | ESD using the CDM $(\mathrm{HSSI} / / 0 \mathrm{~s})^{(2)}$ | $\pm 250$ | V |

Notes to Table 1-5:
(1) The passing voltage for EP4CGX15 and EP4CGX30 row I/Os is $\pm 1000 \mathrm{~V}$.
(2) This value is applicable only to Cyclone IV GX devices.

## DC Characteristics

This section lists the I/O leakage current, pin capacitance, on-chip termination (OCT) tolerance, and bus hold specifications for Cyclone IV devices.

## Supply Current

The device supply current requirement is the minimum current drawn from the power supply pins that can be used as a reference for power size planning. Use the Excel-based early power estimator (EPE) to get the supply current estimates for your design because these currents vary greatly with the resources used. Table 1-6 lists the I/O pin leakage current for Cyclone IV devices.

Table 1-6. I/O Pin Leakage Current for Cyclone IV Devices ${ }^{(1),}{ }^{(2)}$

| Symbol | Parameter | Conditions | Device | Min | Typ | Max | Unit |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $I_{1}$ | Input pin leakage current | $\mathrm{V}_{1}=0 \mathrm{~V}$ to $\mathrm{V}_{\text {Cciomax }}$ | - | -10 | - | 10 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{0 Z}$ | Tristated $\mathrm{I} / 0$ pin leakage <br> current | $\mathrm{V}_{0}=0 \mathrm{~V}$ to $\mathrm{V}_{\text {cciomax }}$ | - | -10 | - | 10 | $\mu \mathrm{~A}$ |

Notes to Table 1-6:
(1) This value is specified for normal device operation. The value varies during device power-up. This applies for all $\mathrm{V}_{\text {clio }}$ settings (3.3, 3.0, 2.5, $1.8,1.5$, and 1.2 V ).
(2) The $10 \mu \mathrm{~A} / \mathrm{O}$ leakage current limit is applicable when the internal clamping diode is off. A higher current can be observed when the diode is on.

## Bus Hold

The bus hold retains the last valid logic state after the source driving it either enters the high impedance state or is removed. Each I/O pin has an option to enable bus hold in user mode. Bus hold is always disabled in configuration mode.

Table 1-7 lists bus hold specifications for Cyclone IV devices.
Table 1-7. Bus Hold Parameter for Cyclone IV Devices (Part 1 of 2) ${ }^{(1)}$

| Parameter | Condition | $\mathrm{V}_{\text {ccio }}(\mathrm{V})$ |  |  |  |  |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 1.2 |  | 1.5 |  | 1.8 |  | 2.5 |  | 3.0 |  | 3.3 |  |  |
|  |  | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max |  |
| Bus hold low, sustaining current | $\mathrm{V}_{\mathrm{IN}}>\mathrm{V}_{\mathrm{IL}}$ <br> (maximum) | 8 | - | 12 | - | 30 | - | 50 | - | 70 | - | 70 | - | $\mu \mathrm{A}$ |
| Bus hold high, sustaining current | $\begin{array}{\|l} V_{\mathrm{IN}}<\mathrm{V}_{\mathrm{LL}} \\ \text { (minimum) } \end{array}$ | -8 | - | -12 | - | -30 | - | -50 | - | -70 | - | -70 | - | $\mu \mathrm{A}$ |
| Bus hold low, overdrive current | $0 \mathrm{~V}<\mathrm{V}_{\text {IN }}<\mathrm{V}_{\text {CCIO }}$ | - | 125 | - | 175 | - | 200 | - | 300 | - | 500 | - | 500 | $\mu \mathrm{A}$ |
| Bus hold high, overdrive current | $0 \mathrm{~V}<\mathrm{V}_{\text {IN }}<\mathrm{V}_{\text {CCIO }}$ | - | -125 | - | -175 | - | -200 | - | -300 | - | -500 | - | -500 | $\mu \mathrm{A}$ |

Table 1-7. Bus Hold Parameter for Cyclone IV Devices (Part 2 of 2) ${ }^{(1)}$

| Parameter | Condition | $\mathrm{V}_{\text {cilo }}(\mathrm{V})$ |  |  |  |  |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 1.2 |  | 1.5 |  | 1.8 |  | 2.5 |  | 3.0 |  | 3.3 |  |  |
|  |  | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max |  |
| Bus hold trip point | - | 0.3 | 0.9 | 0.375 | 1.125 | 0.68 | 1.07 | 0.7 | 1.7 | 0.8 | 2 | 0.8 | 2 | V |

Note to Table 1-7:
(1) Bus hold trip points are based on the calculated input voltages from the JEDEC standard.

## OCT Specifications

Table 1-8 lists the variation of OCT without calibration across process, temperature, and voltage (PVT).

Table 1-8. Series OCT Without Calibration Specifications for Cyclone IV Devices

| Description | $\mathbf{V}_{\text {ccıo }}(V)$ | Resistance Tolerance |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  | Commercial Maximum | Industrial, Extended <br> industrial, and <br> Automotive Maximum | Unit |
|  | 3.0 | $\pm 30$ | $\pm 40$ |  |
|  | 2.5 | $\pm 30$ | $\pm 40$ | $\%$ |
|  | 1.8 | $\pm 40$ | $\pm 50$ | $\%$ |
|  | 1.5 | $\pm 50$ | $\pm 50$ | $\%$ |

OCT calibration is automatically performed at device power-up for OCT-enabled I/Os.

Table 1-9 lists the OCT calibration accuracy at device power-up.
Table 1-9. Series OCT with Calibration at Device Power-Up Specifications for Cyclone IV Devices

| Description | Calibration Accuracy |  |  |  |
| :--- | :---: | :---: | :---: | :---: |
|  |  | Commercial Maximum | Industrial, Extended <br> industrial, and <br> Automotive Maximum | Unit |
| Series OCT with <br> calibration at device <br> power-up | 3.0 | $\pm 10$ | $\pm 10$ | $\%$ |
|  | 2.5 | $\pm 10$ | $\pm 10$ | $\%$ |
|  | 1.8 | $\pm 10$ | $\pm 10$ | $\%$ |
|  | 1.5 | $\pm 10$ | $\pm 10$ | $\%$ |

The OCT resistance may vary with the variation of temperature and voltage after calibration at device power-up. Use Table 1-10 and Equation 1-1 to determine the final OCT resistance considering the variations after calibration at device power-up. Table 1-10 lists the change percentage of the OCT resistance with voltage and temperature.

Table 1-10. OCT Variation After Calibration at Device Power-Up for Cyclone IV Devices

| Nominal Voltage | $\mathbf{d R} / \mathbf{d T}\left(\%{ }^{\circ}{ }^{\circ} \mathbf{C}\right)$ | $\mathbf{d R} / \mathbf{d V}(\% / \mathbf{m V})$ |
| :---: | :---: | :---: |
| 3.0 | 0.262 | -0.026 |
| 2.5 | 0.234 | -0.039 |
| 1.8 | 0.219 | -0.086 |
| 1.5 | 0.199 | -0.136 |
| 1.2 | 0.161 | -0.288 |

Equation 1-1. Final OCT Resistance ${ }^{(1)}$, (2), (3), (4), (5), (6)
$\Delta R_{V}=\left(V_{2}-V_{1}\right) \times 1000 \times d R / d V-\quad$ (7)
$\Delta R_{T}=\left(T_{2}-T_{1}\right) \times d R / d T$ $\qquad$ (8)

For $\Delta R_{x}<0 ; M_{x}=1 /\left(\left|\Delta R_{x}\right| / 100+1\right)$ $\qquad$ (9)

For $\Delta \mathrm{R}_{\mathrm{x}}>0 ; \mathrm{MF}_{\mathrm{x}}=\Delta \mathrm{R}_{\mathrm{x}} / 100+1$ $\qquad$ (10)
$M F=M F_{V} \times M F_{T}$ (11)
$\mathrm{R}_{\text {final }}=\mathrm{R}_{\text {initial }} \times \mathrm{MF}$ (12)

Notes to Equation 1-1:
(1) $T_{2}$ is the final temperature.
(2) $\mathrm{T}_{1}$ is the initial temperature.
(3) MF is multiplication factor.
(4) $R_{\text {finaal }}$ is final resistance.
(5) $\mathrm{R}_{\text {intital }}$ is initial resistance.
(6) Subscript ${ }_{x}$ refers to both ${ }_{V}$ and $T_{T}$.
(7) $\Delta R_{V}$ is a variation of resistance with voltage.
(8) $\Delta R_{T}$ is a variation of resistance with temperature.
(9) $\mathrm{dR} / \mathrm{dT}$ is the change percentage of resistance with temperature after calibration at device power-up.
(10) $\mathrm{dR} / \mathrm{dV}$ is the change percentage of resistance with voltage after calibration at device power-up.
(11) $V_{2}$ is final voltage.
(12) $V_{1}$ is the initial voltage.

Example 1-1 shows how to calculate the change of $50-\Omega \mathrm{I} / \mathrm{O}$ impedance from $25^{\circ} \mathrm{C}$ at 3.0 V to $85^{\circ} \mathrm{C}$ at 3.15 V .

## Example 1-1. Impedance Change

$$
\begin{aligned}
& \Delta R_{V}=(3.15-3) \times 1000 \times-0.026=-3.83 \\
& \Delta R_{T}=(85-25) \times 0.262=15.72
\end{aligned}
$$

Because $\Delta R_{v}$ is negative,

$$
\mathrm{MF}_{\mathrm{V}}=1 /(3.83 / 100+1)=0.963
$$

Because $\Delta R_{T}$ is positive,
$M F_{T}=15.72 / 100+1=1.157$
$\mathrm{MF}=0.963 \times 1.157=1.114$
$R_{\text {final }}=50 \times 1.114=55.71 \Omega$

## Pin Capacitance

Table 1-11 lists the pin capacitance for Cyclone IV devices.
Table 1-11. Pin Capacitance for Cyclone IV Devices ${ }^{(1)}$

| Symbol | Parameter | TypicalQuad Flat Pack (QFP) | Typical- Quad Flat No Leads (QFN) | Typical -Ball-Grid Array (BGA) | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {Iотв }}$ | Input capacitance on top and bottom I/O pins | 7 | 7 | 6 | pF |
| CIOLR | Input capacitance on right I/O pins | 7 | 7 | 5 | pF |
| Clvostr | Input capacitance on right I/O pins with dedicated LVDS output | 8 | 8 | 7 | pF |
| $\begin{array}{\|l\|} \hline \begin{array}{l} \text { VREFLR } \\ \text { (2) } \end{array} \\ \hline \end{array}$ | Input capacitance on right dual-purpose vREF pin when used as $V_{\text {REF }}$ or user I/O pin | 21 | 21 | 21 | pF |
| $\begin{aligned} & \hline C_{\text {VREFTB }} \\ & \text { (2) } \end{aligned}$ | Input capacitance on top and bottom dual-purpose VREF pin when used as $\mathrm{V}_{\text {REF }}$ or user $\mathrm{I} / 0$ pin | 23 (3) | 23 | 23 | pF |
| $\mathrm{C}_{\text {СLктв }}$ | Input capacitance on top and bottom dedicated clock input pins | 7 | 7 | 6 | pF |
| CCLKLR | Input capacitance on right dedicated clock input pins | 6 | 6 | 5 | pF |

## Notes to Table 1-11:

(1) The pin capacitance applies to FBGA, UBGA, and MBGA packages.
(2) When you use the vRef pin as a regular input or output, you can expect a reduced performance of toggle rate and $t_{c o}$ because of higher pin capacitance.
(3) $\mathrm{C}_{\text {VREFTB }}$ for the EP4CE22 device is 30 pF .

## Internal Weak Pull-Up and Weak Pull-Down Resistor

Table 1-12 lists the weak pull-up and pull-down resistor values for Cyclone IV devices.

Table 1-12. Internal Weak Pull-Up and Weak Pull-Down Resistor Values for Cyclone IV Devices ${ }^{(1)}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {_ }} \mathrm{PU}$ | Value of the I/O pin pull-up resistor before and during configuration, as well as user mode if you enable the programmable pull-up resistor option | $\mathrm{V}_{\text {CCIO }}=3.3 \mathrm{~V} \pm 5 \%{ }^{(2), ~(3)}$ | 7 | 25 | 41 | $\mathrm{k} \Omega$ |
|  |  | $\mathrm{V}_{\text {CCIO }}=3.0 \mathrm{~V} \pm 5 \%{ }^{(2), ~(3)}$ | 7 | 28 | 47 | k $\Omega$ |
|  |  | $\mathrm{V}_{\text {CCIO }}=2.5 \mathrm{~V} \pm 5 \%{ }^{(2), ~(3)}$ | 8 | 35 | 61 | k $\Omega$ |
|  |  | $\mathrm{V}_{\text {CCIO }}=1.8 \mathrm{~V} \pm 5 \%{ }^{(2), ~(3)}$ | 10 | 57 | 108 | k $\Omega$ |
|  |  | $\mathrm{V}_{\text {CCIO }}=1.5 \mathrm{~V} \pm 5 \%$ (2), (3) | 13 | 82 | 163 | k $\Omega$ |
|  |  | $\mathrm{V}_{\text {CCIO }}=1.2 \mathrm{~V} \pm 5 \%{ }^{(2), ~(3)}$ | 19 | 143 | 351 | $\mathrm{k} \Omega$ |
| R_PD | Value of the I/O pin pull-down resistor before and during configuration | $\mathrm{V}_{\text {CCIO }}=3.3 \mathrm{~V} \pm 5 \%{ }^{(4)}$ | 6 | 19 | 30 | $\mathrm{k} \Omega$ |
|  |  | $\mathrm{V}_{\text {CCIO }}=3.0 \mathrm{~V} \pm 5 \%$ (4) | 6 | 22 | 36 | $\mathrm{k} \Omega$ |
|  |  | $\mathrm{V}_{\text {CCIO }}=2.5 \mathrm{~V} \pm 5 \%{ }^{\text {(4) }}$ | 6 | 25 | 43 | $\mathrm{k} \Omega$ |
|  |  | $\mathrm{V}_{\text {CCIO }}=1.8 \mathrm{~V} \pm 5 \%{ }^{(4)}$ | 7 | 35 | 71 | $\mathrm{k} \Omega$ |
|  |  | $\mathrm{V}_{\text {CCIO }}=1.5 \mathrm{~V} \pm 5 \%^{(4)}$ | 8 | 50 | 112 | $\mathrm{k} \Omega$ |

Notes to Table 1-12:
(1) All I/O pins have an option to enable weak pull-up except the configuration, test, and JTAG pins. The weak pull-down feature is only available for JTAG тCK.
(2) Pin pull-up resistance values may be lower if an external source drives the pin higher than $\mathrm{V}_{\text {clıo }}$.
(3) $R_{\text {PU }}=\left(V_{C C 10}-V_{1}\right) / I_{R}$ PU

Minimum condition: $-40^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CCIO}}=\mathrm{V}_{\mathrm{CC}}+5 \%, \mathrm{~V}_{I}=\mathrm{V}_{\mathrm{CC}}+5 \%-50 \mathrm{mV}$;
Typical condition: $25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CCIO}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{1}=0 \mathrm{~V}$;
Maximum condition: $100^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CCI}}=\mathrm{V}_{\mathrm{CC}}-5 \%, \mathrm{~V}_{\mathrm{I}}=0 \mathrm{~V}$; in which $\mathrm{V}_{\text {I }}$ refers to the input voltage at the $\mathrm{I} / 0 \mathrm{pin}$.
(4) $R_{-P D}=V_{1} / I_{R_{-} P D}$

Mīnimum condition: $-40^{\circ} \mathrm{C} ; \mathrm{V}_{\text {CCIO }}=\mathrm{V}_{\text {CC }}+5 \%, \mathrm{~V}_{\mathrm{I}}=50 \mathrm{mV}$;
Typical condition: $25^{\circ} \mathrm{C}$; $\mathrm{V}_{\text {CCIO }}=\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{1}=\mathrm{V}_{\mathrm{CC}}-5 \%$;
Maximum condition: $100^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CCIO}}=\mathrm{V}_{\mathrm{CC}}-5 \%, \mathrm{~V}_{I}=\mathrm{V}_{C C}-5 \%$; in which $\mathrm{V}_{\text {I }}$ refers to the input voltage at the $\mathrm{I} / 0$ pin.

## Hot-Socketing

Table 1-13 lists the hot-socketing specifications for Cyclone IV devices.
Table 1-13. Hot-Socketing Specifications for Cyclone IV Devices

| Symbol | Parameter | Maximum |
| :---: | :---: | :---: |
| $\mathrm{I}_{\text {IOPIN(IC) }}$ | DC current per I/O pin | $300 \mu \mathrm{~A}$ |
| $1 \mathrm{IOPIN(AC)}$ | AC current per I/O pin | $8 \mathrm{~mA}{ }^{(1)}$ |
| $\mathrm{I}_{\text {CVVRTX(DC) }}$ | DC current per transceiver Tx pin | 100 mA |
| IXCVRrx(IC) | DC current per transceiver RX pin | 50 mA |

Note to Table 1-13:
(1) The I/O ramp rate is 10 ns or more. For ramp rates faster than $10 \mathrm{~ns},|I I O P I N|=C d v / d t$, in which C is the $\mathrm{I} / 0 \mathrm{pin}$ capacitance and dv/dt is the slew rate.
[1) During hot-socketing, the I/O pin capacitance is less than 15 pF and the clock pin capacitance is less than 20 pF .

## Schmitt Trigger Input

Cyclone IV devices support Schmitt trigger input on the TDI, TMS, TCK, nSTATUS, nCONFIG, nCE, CONF_DONE, and DCLK pins. A Schmitt trigger feature introduces hysteresis to the input signal for improved noise immunity, especially for signals with slow edge rate. Table 1-14 lists the hysteresis specifications across the supported $\mathrm{V}_{\mathrm{CCIO}}$ range for Schmitt trigger inputs in Cyclone IV devices.

Table 1-14. Hysteresis Specifications for Schmitt Trigger Input in Cyclone IV Devices

| Symbol | Parameter | Conditions (V) | Minimum | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {SCHMITT }}$ | Hysteresis for Schmitt trigger input | $\mathrm{V}_{\text {CCIO }}=3.3$ | 200 | mV |
|  |  | $\mathrm{V}_{\text {CCIO }}=2.5$ | 200 | mV |
|  |  | $V_{\text {CCIO }}=1.8$ | 140 | mV |
|  |  | $V_{\text {CCIO }}=1.5$ | 110 | mV |

## I/O Standard Specifications

The following tables list input voltage sensitivities $\left(\mathrm{V}_{\mathrm{IH}}\right.$ and $\left.\mathrm{V}_{\mathrm{IL}}\right)$, output voltage $\left(\mathrm{V}_{\mathrm{OH}}\right.$ and $\mathrm{V}_{\mathrm{OL}}$ ), and current drive characteristics ( $\mathrm{I}_{\mathrm{OH}}$ and $\mathrm{I}_{\mathrm{OL}}$ ), for various $\mathrm{I} / \mathrm{O}$ standards supported by Cyclone IV devices. Table 1-15 through Table 1-20 provide the I/O standard specifications for Cyclone IV devices.

Table 1-15. Single-Ended I/O Standard Specifications for Cyclone IV Devices ${ }^{(1),}{ }^{(2)}$

| I/O Standard | $\mathrm{V}_{\text {ccio }}(\mathrm{V})$ |  |  | $\mathrm{V}_{\mathrm{IL}}$ (V) |  | $\mathrm{V}_{\mathbf{1 H}}(\mathrm{V})$ |  | $\begin{gathered} \hline \mathbf{V}_{\mathrm{OL}}(\mathbf{V}) \\ \hline \mathbf{M a x} \end{gathered}$ | $\begin{gathered} \mathbf{V}_{\text {OH }}(\mathbf{V}) \\ \hline \mathbf{M i n} \end{gathered}$ | $\begin{gathered} \mathrm{I}_{0} \mathrm{~L} \\ (\mathrm{~mA}) \\ (4) \end{gathered}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Max | Min | Max |  |  |  |  |
| 3.3-V LVTTL ${ }^{(3)}$ | 3.135 | 3.3 | 3.465 | - | 0.8 | 1.7 | 3.6 | 0.45 | 2.4 | 4 | -4 |
| 3.3-V LVCMOS ${ }^{(3)}$ | 3.135 | 3.3 | 3.465 | - | 0.8 | 1.7 | 3.6 | 0.2 | $\mathrm{V}_{\text {clio }}-0.2$ | 2 | -2 |
| 3.0-V LVTTL ${ }^{(3)}$ | 2.85 | 3.0 | 3.15 | -0.3 | 0.8 | 1.7 | $\mathrm{V}_{\text {cl10 }}+0.3$ | 0.45 | 2.4 | 4 | -4 |
| 3.0-V LVCMOS ${ }^{(3)}$ | 2.85 | 3.0 | 3.15 | -0.3 | 0.8 | 1.7 | $\mathrm{V}_{\text {cl10 }}+0.3$ | 0.2 | $\mathrm{V}_{\text {cCIO }}-0.2$ | 0.1 | -0.1 |
| $2.5 \mathrm{~V}^{(3)}$ | 2.375 | 2.5 | 2.625 | -0.3 | 0.7 | 1.7 | $\mathrm{V}_{\text {clio }}+0.3$ | 0.4 | 2.0 | 1 | -1 |
| 1.8 V | 1.71 | 1.8 | 1.89 | -0.3 | $\begin{aligned} & 0.35 x \\ & V_{\text {clo }} \end{aligned}$ | $\begin{aligned} & 0.65 x \\ & \mathrm{~V}_{\text {cclo }} \end{aligned}$ | 2.25 | 0.45 | $\begin{gathered} \mathrm{V}_{\mathrm{cC10}}- \\ 0.45 \\ \hline \end{gathered}$ | 2 | -2 |
| 1.5 V | 1.425 | 1.5 | 1.575 | -0.3 | $\begin{aligned} & \hline 0.35 x \\ & V_{\text {clo }} \end{aligned}$ | $\begin{aligned} & \hline 0.65 x \\ & V_{\text {cclo }} \end{aligned}$ | $\mathrm{V}_{\text {clio }}+0.3$ | $\begin{aligned} & \hline 0.25 \mathrm{x} \\ & \mathrm{~V}_{\text {ccio }} \end{aligned}$ | $\begin{aligned} & \hline 0.75 \mathrm{x} \\ & \mathrm{~V}_{\text {CcIO }} \end{aligned}$ | 2 | -2 |
| 1.2 V | 1.14 | 1.2 | 1.26 | -0.3 | $\begin{aligned} & \hline 0.35 x \\ & V_{\text {clo }} \end{aligned}$ | $\begin{aligned} & \hline 0.65 x \\ & V_{\text {cclo }} \end{aligned}$ | $\mathrm{V}_{\text {clio }}+0.3$ | $\begin{aligned} & \hline 0.25 \mathrm{x} \\ & \mathrm{~V}_{\text {ccio }} \end{aligned}$ | $\begin{aligned} & 0.75 \mathrm{x} \\ & \mathrm{~V}_{\text {cclo }} \end{aligned}$ | 2 | -2 |
| $3.0-\mathrm{V} \mathrm{PCl}$ | 2.85 | 3.0 | 3.15 | - | $\begin{aligned} & 0.3 x \\ & V_{\text {cclo }} \end{aligned}$ | $\begin{aligned} & 0.5 \times \\ & V_{\text {cclo }} \end{aligned}$ | $\mathrm{V}_{\text {clio }}+0.3$ | $0.1 \times \mathrm{V}_{\text {clıo }}$ | $0.9 \times \mathrm{V}_{\text {clio }}$ | 1.5 | -0.5 |
| 3.0-V PCI-X | 2.85 | 3.0 | 3.15 | - | $\begin{aligned} & \hline 0.35 \mathrm{x} \\ & \mathrm{~V}_{\text {cclo }} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.5 x \\ & V_{\text {CClO }} \end{aligned}$ | $\mathrm{V}_{\text {clio }}+0.3$ | $0.1 \times \mathrm{V}_{\text {clio }}$ | $0.9 \times \mathrm{V}_{\text {ccıo }}$ | 1.5 | -0.5 |

Notes to Table 1-15:
(1) For voltage-referenced receiver input waveform and explanation of terms used in Table 1-15, refer to "Glossary" on page 1-37.
(2) AC load $\mathrm{CL}=10 \mathrm{pF}$
(3) For more information about interfacing Cyclone IV devices with $3.3 / 3.0 / 2.5-V$ LVTTL/LVCMOS I/O standards, refer to AN 447: Interfacing Cyclone III and Cyclone IV Devices with 3.3/3.0/2.5-V LVTTL/LVCMOS I/O Systems.
(4) To meet the lol and loh specifications, you must set the current strength settings accordingly. For example, to meet the 3.3-V LVTTL specification (4 mA ), set the current strength settings to 4 mA or higher. Setting at lower current strength may not meet the lol and loh specifications in the handbook.

Table 1-16. Single-Ended SSTL and HSTL I/O Reference Voltage Specifications for Cyclone IV Devices ${ }^{(1)}$

| $\mathrm{I} / \mathbf{0}$Standard | $\mathrm{V}_{\text {ccio }}(\mathrm{V})$ |  |  | $V_{\text {REF }}$ (V) |  |  | $\mathrm{V}_{\text {TI }}(\mathrm{V}){ }^{(2)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |
| SSTL-2 <br> Class I, II | 2.375 | 2.5 | 2.625 | 1.19 | 1.25 | 1.31 | $\begin{gathered} \hline \mathrm{V}_{\text {REE }}- \\ 0.04 \end{gathered}$ | $V_{\text {ReF }}$ | $\begin{gathered} \hline \mathrm{V}_{\text {REE }}+ \\ 0.04 \end{gathered}$ |
| SSTL-18 Class I, II | 1.7 | 1.8 | 1.9 | 0.833 | 0.9 | 0.969 | $\begin{gathered} \hline \mathrm{V}_{\text {REF }}- \\ 0.04 \end{gathered}$ | $V_{\text {REF }}$ | $\begin{gathered} \hline \mathrm{V}_{\text {REE }}+ \\ 0.04 \end{gathered}$ |
| $\begin{aligned} & \hline \text { HSTL-18 } \\ & \text { Class I, II } \end{aligned}$ | 1.71 | 1.8 | 1.89 | 0.85 | 0.9 | 0.95 | 0.85 | 0.9 | 0.95 |
| HSTL-15 Class I, II | 1.425 | 1.5 | 1.575 | 0.71 | 0.75 | 0.79 | 0.71 | 0.75 | 0.79 |
| HSTL-12 Class I, II | 1.14 | 1.2 | 1.26 | $\begin{aligned} & \hline 0.48 \times \mathrm{V}_{\text {cclo }^{(3)}} \\ & \hline 0.47 \times \mathrm{V}_{\text {CcIO }}{ }^{(4)} \end{aligned}$ | $0.5 \times \mathrm{V}_{\text {CC10 }}{ }^{(3)}$ | $\begin{array}{\|l} \hline 0.52 \times \mathrm{V}_{\text {ccio }}{ }^{(3)} \\ \hline 0.53 \times \mathrm{V}_{\text {clio }}{ }^{(4)} \\ \hline \end{array}$ | - | $\begin{aligned} & 0.5 x \\ & V_{\text {clo }} \end{aligned}$ | - |

Notes to Table 1-16:
(1) For an explanation of terms used in Table 1-16, refer to "Glossary" on page 1-37.
(2) $\mathrm{V}_{T T}$ of the transmitting device must track $\mathrm{V}_{\text {REF }}$ of the receiving device.
(3) Value shown refers to $D C$ input reference voltage, $V_{\text {REF }}(\mathrm{DC})$.
(4) Value shown refers to AC input reference voltage, $\mathrm{V}_{\text {REF(AC) }}$.

Table 1-17. Single-Ended SSTL and HSTL I/O Standards Signal Specifications for Cyclone IV Devices

| $\begin{gathered} \text { I/O } \\ \text { Standard } \end{gathered}$ | $\mathrm{V}_{\text {ILICC) }}(\mathrm{V})$ |  | $\mathrm{V}_{\mathrm{HH}(\mathrm{DC})}(\mathrm{V})$ |  | $\mathrm{V}_{\text {LL(AC) }}(\mathrm{V})$ |  | $\mathrm{V}_{\text {(HIAC) }}(\mathrm{V})$ |  | $\frac{V_{0 L}(V)}{\operatorname{Max}}$ | $\frac{V_{\text {OH }}(V)}{\operatorname{Min}}$ | $\begin{gathered} \mathrm{I}_{\mathrm{OL}} \\ (\mathrm{~mA}) \end{gathered}$ | $\begin{gathered} \mathrm{I}_{\mathrm{OH}} \\ (\mathrm{~mA}) \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Min | Max | Min | Max | Min | Max |  |  |  |  |
| $\overline{\text { SSTL-2 }}$ \| Class I | - | $\begin{gathered} \hline V_{\text {REF }}- \\ 0.18 \end{gathered}$ | $\begin{gathered} \hline \mathrm{V}_{\text {REF }}+ \\ 0.18 \end{gathered}$ | - | - | $\begin{gathered} \hline \mathrm{V}_{\text {REE }}- \\ 0.35 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\text {REF }}+ \\ 0.35 \end{gathered}$ | - | $\begin{gathered} \hline \mathrm{V}_{\mathrm{TT}}- \\ 0.57 \end{gathered}$ | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{T}}+ \\ & 0.57 \end{aligned}$ | 8.1 | -8.1 |
| $\begin{array}{\|l\|l\|} \hline \text { SSTL-2 } \\ \text { Class II } \end{array}$ | - | $\begin{gathered} \mathrm{V}_{\text {REF }}- \\ 0.18 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\text {REF }}+ \\ 0.18 \end{gathered}$ | - | - | $\begin{gathered} \mathrm{V}_{\text {REE }}- \\ 0.35 \end{gathered}$ | $\begin{aligned} & \mathrm{V}_{\text {REF }}+ \\ & 0.35 \end{aligned}$ | - | $\begin{aligned} & V_{T T}- \\ & 0.76 \end{aligned}$ | $\begin{aligned} & V_{T+}+ \\ & 0.76 \end{aligned}$ | 16.4 | -16.4 |
| SSTL-18 Class I | - | $\begin{aligned} & \hline V_{\text {REE }}- \\ & 0.125 \end{aligned}$ | $\begin{gathered} \hline \mathrm{V}_{\text {REF }}+ \\ 0.125 \end{gathered}$ | - | - | $\begin{gathered} \mathrm{V}_{\text {REF }}- \\ 0.25 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\text {REF }}+ \\ 0.25 \end{gathered}$ | - | $\begin{aligned} & \mathrm{V}_{\mathrm{TT}}- \\ & 0.475 \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{T T}+ \\ & 0.475 \end{aligned}$ | 6.7 | -6.7 |
| $\begin{array}{\|l\|} \hline \text { SSTL-18 } \\ \text { Class II } \end{array}$ | - | $\begin{aligned} & \mathrm{V}_{\text {REE }}- \\ & 0.125 \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\text {REE }}+ \\ & 0.125 \end{aligned}$ | - | - | $\begin{gathered} \mathrm{V}_{\text {REF }}- \\ 0.25 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\text {REF }}+ \\ 0.25 \end{gathered}$ | - | 0.28 | $\begin{gathered} \hline \mathrm{V}_{\mathrm{cc} 10}- \\ 0.28 \end{gathered}$ | 13.4 | -13.4 |
| HSTL-18 Class I | - | $\begin{gathered} \mathrm{V}_{\text {REFF }}- \\ 0.1 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\text {REF }}+ \\ 0.1 \end{gathered}$ | - | - | $\begin{gathered} \mathrm{V}_{\text {REF }}- \\ 0.2 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\text {REF }}+ \\ 0.2 \end{gathered}$ | - | 0.4 | $\begin{gathered} \mathrm{V}_{\mathrm{cClO}}- \\ 0.4 \end{gathered}$ | 8 | -8 |
| $\begin{array}{\|l\|} \hline \text { HSTL-18 } \\ \text { Class II } \end{array}$ | - | $\begin{gathered} \mathrm{V}_{\text {REF. }}- \\ 0.1 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\text {REF }}+ \\ 0.1 \end{gathered}$ | - | - | $\begin{gathered} \mathrm{V}_{\text {REF }}- \\ 0.2 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\text {REF }}+ \\ 0.2 \end{gathered}$ | - | 0.4 | $\begin{gathered} \mathrm{V}_{\mathrm{CCIO}}- \\ 0.4 \\ \hline \end{gathered}$ | 16 | -16 |
| HSTL-15 Class I | - | $\begin{gathered} \mathrm{V}_{\text {REF }}- \\ 0.1 \end{gathered}$ | $\begin{gathered} \hline \mathrm{V}_{\text {REF }}+ \\ 0.1 \end{gathered}$ | - | - | $\begin{gathered} \mathrm{V}_{\text {REF }}- \\ 0.2 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\text {REF }}+ \\ 0.2 \end{gathered}$ | - | 0.4 | $\begin{gathered} \hline \mathrm{V}_{\mathrm{ClOLO}}- \\ 0.4 \end{gathered}$ | 8 | -8 |
| $\begin{array}{\|l\|} \hline \text { HSTL-15 } \\ \text { Class II } \\ \hline \end{array}$ | - | $\begin{gathered} \mathrm{V}_{\text {REF }}- \\ 0.1 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\text {REF }}+ \\ 0.1 \end{gathered}$ | - | - | $\begin{gathered} \hline \mathrm{V}_{\text {REEF }}- \\ 0.2 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\text {REF }}+ \\ 0.2 \end{gathered}$ | - | 0.4 | $\begin{gathered} \mathrm{V}_{\mathrm{ClOLO}}- \\ 0.4 \end{gathered}$ | 16 | -16 |
| HSTL-12 <br> Class I | -0.15 | $\begin{gathered} \mathrm{V}_{\text {REE }}- \\ 0.08 \end{gathered}$ | $\begin{gathered} V_{\text {REF }}+ \\ 0.08 \end{gathered}$ | $V_{\text {cCIO }}+0.15$ | -0.24 | $\begin{gathered} \mathrm{V}_{\text {REF }}- \\ 0.15 \end{gathered}$ | $\begin{gathered} V_{\text {REF }}+ \\ 0.15 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{Cc} 10}+ \\ 0.24 \end{gathered}$ | $\begin{aligned} & 0.25 \times \\ & V_{\text {clo }} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.75 \times \\ & V_{\text {cclo }} \end{aligned}$ | 8 | -8 |
| HSTL-12 <br> Class II | -0.15 | $\begin{gathered} \mathrm{V}_{\text {REF }}- \\ 0.08 \end{gathered}$ | $\begin{gathered} V_{\text {REF }}+ \\ 0.08 \end{gathered}$ | $\mathrm{V}_{\text {cCIO }}+0.15$ | -0.24 | $\begin{aligned} & V_{\text {REF }}- \\ & 0.15 \end{aligned}$ | $\begin{gathered} \mathrm{V}_{\text {REF }}+ \\ 0.15 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{cc} 10+}+ \\ 0.24 \end{gathered}$ | $\begin{aligned} & 0.25 \times \\ & V_{\text {ccio }} \end{aligned}$ | $\begin{aligned} & 0.75 \times \\ & V_{\text {cl10 }} \end{aligned}$ | 14 | -14 |

-. For more information about receiver input and transmitter output waveforms, and for other differential I/O standards, refer to the I/O Features in Cyclone IV Devices chapter.

Table 1-18. Differential SSTL I/O Standard Specifications for Cyclone IV Devices ${ }^{(1)}$

| I/0 Standard | $\mathrm{V}_{\text {ccio }}(\mathrm{V})$ |  |  | $\mathbf{V}_{\text {Swing(0C) }}(\mathbf{V})$ |  | $\mathrm{V}_{\mathrm{x}(\mathrm{AC})}(\mathrm{V})$ |  |  | $\mathbf{V}_{\text {Swing(AC) }}$ <br> (V) |  | $\mathrm{V}_{\text {OX }}^{\text {( }}$ ( $)(\mathrm{V})$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Max | Min | Typ | Max | Min | Max | Min | Typ | Max |
| $\begin{array}{\|l\|} \hline \text { SSTL-2 } \\ \text { Class I, II } \end{array}$ | 2.375 | 2.5 | 2.625 | 0.36 | $V_{\text {clio }}$ | $V_{\text {ccio }} / 2-0.2$ | - | $\begin{gathered} \mathrm{V}_{\mathrm{ccIO}} / 2 \\ +0.2 \end{gathered}$ | 0.7 | $\begin{gathered} \mathrm{V}_{\mathrm{CCI}} \\ 0 \end{gathered}$ | $\begin{gathered} \hline \mathrm{V}_{\text {ccic }} / 2- \\ 0.125 \end{gathered}$ | - | $\begin{aligned} & \hline V_{\text {ccıII }} / 2 \\ & +0.125 \end{aligned}$ |
| SSTL-18 Class I, II | 1.7 | 1.8 | 1.90 | 0.25 | VCC10 | $\begin{gathered} \mathrm{V}_{\text {cciol }} / 2- \\ 0.175 \end{gathered}$ | - | $\begin{aligned} & V_{\text {ccıII }} / 2 \\ & +0.175 \end{aligned}$ | 0.5 | $V_{c c l}$ | $\begin{gathered} \mathrm{V}_{\text {çII }} / 2- \\ 0.125 \end{gathered}$ | - | $\begin{aligned} & \mathrm{V}_{\text {ccıo }} / 2 \\ & +0.125 \end{aligned}$ |

Note to Table 1-18:
(1) Differential SSTL requires a $\bigvee_{\text {REF }}$ input.

Table 1-19. Differential HSTL I/O Standard Specifications for Cyclone IV Devices ${ }^{(1)}$

| I/0 Standard | $\mathrm{V}_{\text {ccio }}(\mathrm{V})$ |  |  | $\mathrm{V}_{\text {DIFIOC }}(\mathbf{V})$ |  | $\mathrm{V}_{\mathrm{x}(\mathrm{AC})}(\mathrm{V})$ |  |  | $\mathbf{V}_{\text {cm( }}^{\text {(C) })}$ ( $\left.\mathbf{V}\right)$ |  |  | $\mathbf{V}_{\text {IIFAC) }}(\mathbf{V})$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Max | Min | Typ | Max | Min | Typ | Max | Mi | Max |
| $\begin{array}{\|l\|} \hline \text { HSTL-18 } \\ \text { Class I, II } \end{array}$ | 1.71 | 1.8 | 1.89 | 0.2 | - | 0.85 | - | 0.95 | 0.85 | - | 0.95 | 0.4 | - |
| $\begin{aligned} & \hline \text { HSTL-15 } \\ & \text { Class I, II } \end{aligned}$ | 1.425 | 1.5 | 1.575 | 0.2 | - | 0.71 | - | 0.79 | 0.71 | - | 0.79 | 0.4 | - |
| HSTL-12 Class I, II | 1.14 | 1.2 | 1.26 | 0.16 | $\mathrm{V}_{\text {clio }}$ | $0.48 \times \mathrm{V}_{\text {cclo }}$ | - | $\begin{aligned} & \hline 0.52 x \\ & V_{\text {clo }} \end{aligned}$ | $\begin{aligned} & \hline 0.48 \mathrm{x} \\ & \mathrm{~V}_{\mathrm{cc} 10} \end{aligned}$ | - | $\begin{aligned} & \hline 0.52 \mathrm{x} \\ & \mathrm{~V}_{\text {ccio }} \end{aligned}$ | 0.3 | $\begin{aligned} & \hline 0.48 \mathrm{x} \\ & \mathrm{~V}_{\text {c } 10} \end{aligned}$ |

Note to Table 1-19:
(1) Differential $H S T L$ requires $a V_{\text {REF }}$ input.

Table 1-20. Differential I/O Standard Specifications for Cyclone IV Devices ${ }^{(1)}$ (Part 1 of 2)

| 1/0 Standard | $V_{\text {ccio }}($ V) |  |  | $\mathrm{V}_{10}$ (mV) |  | $\mathrm{VIcm}^{\text {(V) }}{ }^{(2)}$ |  |  | $\mathrm{V}_{00}(\mathrm{mV}){ }^{(3)}$ |  |  | $\mathrm{V}_{\text {OS }}(\mathrm{V}){ }^{(3)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Max | Min | Condition | Max | Min | Typ | Max | Min | Typ | Max |
| LVPECL <br> (Row I/Os) <br> (6) | 2.375 | 2.5 | 2.625 | 100 | - | 0.05 | $\mathrm{D}_{\text {max }} \leq 500 \mathrm{Mbps}$ | 1.80 | - | - | - | - | - | - |
|  |  |  |  |  |  | 0.55 | $\begin{aligned} & 500 \mathrm{Mbps} \leq \mathrm{D}_{\text {max }} \\ & \leq 700 \mathrm{Mbps} \end{aligned}$ | 1.80 |  |  |  |  |  |  |
|  |  |  |  |  |  | 1.05 | $\mathrm{D}_{\text {max }}>700 \mathrm{Mbps}$ | 1.55 |  |  |  |  |  |  |
| LVPECL (Column l/Os) ${ }^{(6)}$ | 2.375 | 2.5 | 2.625 | 100 | - | 0.05 | $\mathrm{D}_{\text {Max }} \leq 500 \mathrm{Mbps}$ | 1.80 | - | - | - | - | - | - |
|  |  |  |  |  |  | 0.55 | $\begin{aligned} & 500 \mathrm{Mbps} \leq \mathrm{D}_{\text {MAX }} \\ & \leq 700 \mathrm{Mbps} \end{aligned}$ | 1.80 |  |  |  |  |  |  |
|  |  |  |  |  |  | 1.05 | $\mathrm{D}_{\text {Max }}>700 \mathrm{Mbps}$ | 1.55 |  |  |  |  |  |  |
| $\begin{aligned} & \text { LVDS (Row } \\ & \text { I/Os) } \end{aligned}$ | 2.375 | 2.5 | 2.625 | 100 | - | 0.05 | $\mathrm{D}_{\text {MAX }} \leq 500 \mathrm{Mbps}$ | 1.80 | 247 | - | 600 | 1.125 | 1.25 | 1.375 |
|  |  |  |  |  |  | 0.55 | $\begin{aligned} & 500 \mathrm{Mbps} \leq \mathrm{D}_{\text {MAX }} \\ & \leq 700 \mathrm{Mbps} \end{aligned}$ | 1.80 |  |  |  |  |  |  |
|  |  |  |  |  |  | 1.05 | $\mathrm{D}_{\text {max }}>700 \mathrm{Mbps}$ | 1.55 |  |  |  |  |  |  |

Table 1-20. Differential I/O Standard Specifications for Cyclone IV Devices ${ }^{(1)}$ (Part 2 of 2)

| I/0 Standard | $\mathbf{V}_{\text {ccio }}(\mathrm{V})$ |  |  | $\mathrm{V}_{10}$ (mV) |  | $\mathrm{V}_{\text {Icm }}(\mathrm{V}){ }^{(2)}$ |  |  | $\mathrm{V}_{\mathbf{0 1}}(\mathrm{mV})^{(3)}$ |  |  | $\mathrm{V}_{\mathbf{o s}}(\mathrm{V}){ }^{(3)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Max | Min | Condition | Max | Min | Typ | Max | Min | Typ | Max |
| LVDS (Column I/Os) | 2.375 | 2.5 | 2.625 | 100 | - | 0.05 | $\mathrm{D}_{\text {Max }} \leq 500 \mathrm{Mbps}$ | 1.80 | 247 | - | 600 | 1.125 | 1.25 | 1.375 |
|  |  |  |  |  |  | 0.55 | $\begin{aligned} & 500 \mathrm{Mbps} \leq \mathrm{D}_{\text {max }} \\ & \leq 700 \mathrm{Mbps} \end{aligned}$ | 1.80 |  |  |  |  |  |  |
|  |  |  |  |  |  | 1.05 | $\mathrm{D}_{\text {max }}>700 \mathrm{Mbps}$ | 1.55 |  |  |  |  |  |  |
| BLVDS (Row $1 / 0 \mathrm{~s})^{(4)}$ | 2.375 | 2.5 | 2.625 | 100 | - | - | - | - | - | - | - | - | - | - |
| BLVDS (Column I/Os) ${ }^{(4)}$ | 2.375 | 2.5 | 2.625 | 100 | - | - | - | - | - | - | - | - | - | - |
| mini-LVDS (Row l/Os) (5) | 2.375 | 2.5 | 2.625 | - | - | - | - | - | 300 | - | 600 | 1.0 | 1.2 | 1.4 |
| mini-LVDS (Column (/Os) ${ }^{(5)}$ | 2.375 | 2.5 | 2.625 | - | - | - | - | - | 300 | - | 600 | 1.0 | 1.2 | 1.4 |
| $\begin{aligned} & \mathrm{RSDS}^{\circledast}\left(\text { Row }^{1 / O s)^{(5)}}\right. \end{aligned}$ | 2.375 | 2.5 | 2.625 | - | - | - | - | - | 100 | 200 | 600 | 0.5 | 1.2 | 1.5 |
| RSDS (Column I/Os) ${ }^{(5)}$ | 2.375 | 2.5 | 2.625 | - | - | - | - | - | 100 | 200 | 600 | 0.5 | 1.2 | 1.5 |
| $\begin{aligned} & \text { PPDS (Row } \\ & \text { I/Os) }{ }^{(5)} \end{aligned}$ | 2.375 | 2.5 | 2.625 | - | - | - | - | - | 100 | 200 | 600 | 0.5 | 1.2 | 1.4 |
| PPDS (Column 1/Os) ${ }^{(5)}$ | 2.375 | 2.5 | 2.625 | - | - | - | - | - | 100 | 200 | 600 | 0.5 | 1.2 | 1.4 |

Notes to Table 1-20:
(1) For an explanation of terms used in Table 1-20, refer to "Glossary" on page 1-37.
(2) $\mathrm{V}_{\text {IN }}$ range: $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq 1.85 \mathrm{~V}$.
(3) $R_{L}$ range: $90 \leq R_{L} \leq 110 \Omega$.
(4) There are no fixed $V_{I N}, V_{O D}$, and $V_{O S}$ specifications for BLVDS. They depend on the system topology.
(5) The Mini-LVDS, RSDS, and PPDS standards are only supported at the output pins.
(6) The LVPECL I/O standard is only supported on dedicated clock input pins. This I/O standard is not supported for output pins.

## Power Consumption

Use the following methods to estimate power for a design:

- the Excel-based EPE
- the Quartus ${ }^{\circledR}$ II PowerPlay power analyzer feature

The interactive Excel-based EPE is used prior to designing the device to get a magnitude estimate of the device power. The Quartus II PowerPlay power analyzer provides better quality estimates based on the specifics of the design after place-and-route is complete. The PowerPlay power analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, combined with detailed circuit models, can yield very accurate power estimates.

- For more information about power estimation tools, refer to the Early Power Estimator User Guide and the PowerPlay Power Analysis chapter in volume 3 of the Quartus II Handbook.


## Switching Characteristics

This section provides performance characteristics of Cyclone IV core and periphery blocks for commercial grade devices.
These characteristics can be designated as Preliminary or Final.

- Preliminary characteristics are created using simulation results, process data, and other known parameters. The upper-right hand corner of these tables show the designation as "Preliminary".
- Final numbers are based on actual silicon characterization and testing. The numbers reflect the actual performance of the device under worst-case silicon process, voltage, and junction temperature conditions. There are no designations on finalized tables.


## Transceiver Performance Specifications

Table 1-21 lists the Cyclone IV GX transceiver specifications.
Table 1-21. Transceiver Specification for Cyclone IV GX Devices (Part 1 of 4)

| Symbol/ Description | Conditions | C6 |  |  | C7, 17 |  |  | C8 |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| Reference Clock |  |  |  |  |  |  |  |  |  |  |  |
| Supported I/O Standards | 1.2 V PCML, 1.5 V PCML, 3.3 V PCML, Differential LVPECL, LVDS, HCSL |  |  |  |  |  |  |  |  |  |  |
| Input frequency from Refclk input pins | - | 50 | - | 156.25 | 50 | - | 156.25 | 50 | - | 156.25 | MHz |
| Spread-spectrum modulating clock frequency | Physical interface for PCI Express (PIPE) mode | 30 | - | 33 | 30 | - | 33 | 30 | - | 33 | kHz |
| Spread-spectrum downspread | PIPE mode | - | $\begin{array}{\|c\|} \hline 0 \text { to } \\ -0.5 \% \end{array}$ | - | - | $\begin{array}{\|c\|} \hline 0 \text { to } \\ -0.5 \% \end{array}$ | - | - | $\begin{gathered} 0 \text { to } \\ -0.5 \% \end{gathered}$ | - | - |
| Peak-to-peak differential input voltage | - | 0.1 | - | 1.6 | 0.1 | - | 1.6 | 0.1 | - | 1.6 | V |
| $\mathrm{V}_{\text {ICM }}$ (AC coupled) | - | $1100 \pm 5 \%$ |  |  | $1100 \pm 5 \%$ |  |  | $1100 \pm 5 \%$ |  |  | mV |
| $\mathrm{V}_{\text {ICM }}$ (DC coupled) | HCSL I/O standard for PCle reference clock | 250 | - | 550 | 250 | - | 550 | 250 | - | 550 | mV |
| Transmitter REFCLK Phase Noise (1) | Frequency offset $=1 \mathrm{MHz}-8 \mathrm{MHZ}$ | - | - | -123 | - | - | -123 | - | - | -123 | dBc/Hz |
| Transmitter REFCLK Total Jitter ${ }^{(1)}$ |  | - | - | 42.3 | - | - | 42.3 | - | - | 42.3 | ps |
| $\mathrm{R}_{\text {ref }}$ | - | - | $\begin{aligned} & 2000 \\ & \pm 1 \% \end{aligned}$ | - | - | $\begin{aligned} & 2000 \\ & \pm 1 \% \end{aligned}$ | - | - | $\begin{aligned} & 2000 \\ & \pm 1 \% \end{aligned}$ | - | $\Omega$ |
| Transceiver Clock |  |  |  |  |  |  |  |  |  |  |  |
| cal_b1k_clk clock frequency | - | 10 | - | 125 | 10 | - | 125 | 10 | - | 125 | MHz |
| fixedclk clock frequency | PCle Receiver Detect | - | 125 | - | - | 125 | - | - | 125 | - | MHz |
| reconfig_clk clock frequency | Dynamic reconfiguration clock frequency | $\begin{gathered} 2.5 / \\ 37.5 \\ (2) \end{gathered}$ | - | 50 | $\begin{gathered} 2.5 / \\ 37.5 \\ \text { (2) } \end{gathered}$ | - | 50 | $\begin{gathered} 2.5 / \\ 37.5 \\ (2) \end{gathered}$ | - | 50 | MHz |
| Delta time between reconfig_clk | - | - | - | 2 | - | - | 2 | - | - | 2 | ms |
| Transceiver block minimum power-down pulse width | - | - | 1 | - | - | 1 | - | - | 1 | - | $\mu \mathrm{s}$ |

Table 1-21. Transceiver Specification for Cyclone IV GX Devices (Part 2 of 4)

| Symbol/ Description | Conditions | C6 |  |  | C7, 17 |  |  | C8 |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| Receiver |  |  |  |  |  |  |  |  |  |  |  |
| Supported I/O Standards | 1.4 V PCML, 1.5 V PCML, 2.5 V PCML, LVPECL, LVDS |  |  |  |  |  |  |  |  |  |  |
| Data rate (F324 and smaller package) (15) | - | 600 | - | 2500 | 600 | - | 2500 | 600 | - | 2500 | Mbps |
| Data rate (F484 and larger package) (15) | - | 600 | - | 3125 | 600 | - | 3125 | 600 | - | 2500 | Mbps |
| Absolute $\mathrm{V}_{\text {max }}$ for a receiver pin (3) | - | - | - | 1.6 | - | - | 1.6 | - | - | 1.6 | V |
| Operational $\mathrm{V}_{\text {max }}$ for a receiver pin | - | - | - | 1.5 | - | - | 1.5 | - | - | 1.5 | V |
| Absolute $\mathrm{V}_{\text {MIN }}$ for a receiver pin | - | -0.4 | - | - | -0.4 | - | - | -0.4 | - | - | V |
| Peak-to-peak differential input voltage $\mathrm{V}_{10}$ (diff p-p) | $\begin{aligned} & \mathrm{V}_{\text {ICM }}=0.82 \mathrm{~V} \\ & \text { setting, Data Rate } \\ & =600 \mathrm{Mbps} \text { to } \\ & 3.125 \mathrm{Gbps} \end{aligned}$ | 0.1 | - | 2.7 | 0.1 | - | 2.7 | 0.1 | - | 2.7 | V |
| $V_{\text {ICM }}$ | $\begin{aligned} & \begin{array}{l} \mathrm{V}_{\mathrm{ICM}}=0.82 \mathrm{~V} \\ \text { setting } \end{array} \end{aligned}$ | - | $\begin{aligned} & \hline 820 \pm \\ & 10 \% \end{aligned}$ | - | - | $\begin{gathered} 820 \pm \\ 10 \% \end{gathered}$ | - | - | $\begin{gathered} \hline 820 \pm \\ 10 \% \end{gathered}$ | - | mV |
| Differential on-chip termination resistors | $100-\Omega$ setting | - | 100 | - | - | 100 | - | - | 100 | - | $\Omega$ |
|  | 150- $\Omega$ setting | - | 150 | - | - | 150 | - | - | 150 | - | $\Omega$ |
| Differential and common mode return loss | PIPE, Serial Rapid I/O SR, SATA, CPRI LV, SDI, XAUI | Compliant |  |  |  |  |  |  |  |  | - |
| Programmable ppm detector (4) | - | $\begin{gathered} \pm 62.5,100,125,200, \\ 250,300 \end{gathered}$ |  |  |  |  |  |  |  |  | ppm |
| Clock data recovery (CDR) ppm tolerance (without spread-spectrum clocking enabled) | - | - | - | $\begin{gathered} \pm 300(5), \\ \pm 350 \\ (6),(7) \end{gathered}$ | - | - | $\begin{gathered} \pm 300 \\ (5), \\ \pm 350 \\ (6),(7) \end{gathered}$ | - | - | $\begin{gathered} \pm 300 \\ (5), \\ \pm 350 \\ (6),(7) \end{gathered}$ | ppm |
| CDR ppm tolerance (with synchronous spread-spectrum clocking enabled) ${ }^{(8)}$ | - | - | - | $\begin{gathered} 350 \text { to } \\ -5350 \\ \text { (7), (9) } \end{gathered}$ | - | - | $\begin{aligned} & 350 \text { to } \\ & -5350 \\ & \text { (7), (9) } \end{aligned}$ | - | - | $\begin{gathered} 350 \text { to } \\ -5350 \\ (7),(9) \end{gathered}$ | ppm |
| Run length | - | - | 80 | - | - | 80 | - | - | 80 | - | UI |
| Programmable equalization | No Equalization | - | - | 1.5 | - | - | 1.5 | - | - | 1.5 | dB |
|  | Medium Low | - | - | 4.5 | - | - | 4.5 | - | - | 4.5 | dB |
|  | Medium High | - | - | 5.5 | - | - | 5.5 | - | - | 5.5 | dB |
|  | High | - | - | 7 | - | - | 7 | - | - | 7 | dB |

Table 1-21. Transceiver Specification for Cyclone IV GX Devices (Part 3 of 4)

| Symbol/ Description | Conditions | C6 |  |  | C7, 17 |  |  | C8 |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| Signal detect/loss threshold | PIPE mode | 65 | - | 175 | 65 | - | 175 | 65 | - | 175 | mV |
| $\mathrm{t}_{\text {LTR }}{ }^{(10)}$ | - | - | - | 75 | - | - | 75 | - | - | 75 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {LTR-LT__Manual }}{ }^{(11)}$ | - | 15 | - | - | 15 | - | - | 15 | - | - | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {LTD }}{ }^{(12)}$ | - | 0 | 100 | 4000 | 0 | 100 | 4000 | 0 | 100 | 4000 | ns |
| tito_Marual ${ }^{(13)}$ | - | - | - | 4000 | - | - | 4000 | - | - | 4000 | ns |
| tLTD_Auto ${ }^{(14)}$ | - | - | - | 4000 | - | - | 4000 | - | - | 4000 | ns |
| Receiver buffer and CDR offset cancellation time (per channel) | - | - | - | 17000 | - | - | 17000 | - | - | 17000 | recon fig_c lk cycles |
| Programmable DC gain | $\begin{aligned} & \text { DC Gain Setting = } \\ & 0 \end{aligned}$ | - | 0 | - | - | 0 | - | - | 0 | - | dB |
|  | $\begin{aligned} & \text { DC Gain Setting = } \\ & 1 \end{aligned}$ | - | 3 | - | - | 3 | - | - | 3 | - | dB |
|  | $\begin{aligned} & \text { DC Gain Setting = } \\ & 2 \end{aligned}$ | - | 6 | - | - | 6 | - | - | 6 | - | dB |
| Transmitter |  |  |  |  |  |  |  |  |  |  |  |
| Supported I/O Standards | 1.5 V PCML |  |  |  |  |  |  |  |  |  |  |
| Data rate (F324 and smaller package) | - | 600 | - | 2500 | 600 | - | 2500 | 600 | - | 2500 | Mbps |
| Data rate (F484 and larger package) | - | 600 | - | 3125 | 600 | - | 3125 | 600 | - | 2500 | Mbps |
| $\mathrm{V}_{\text {ос }}$ | 0.65 V setting | - | 650 | - | - | 650 | - | - | 650 | - | mV |
| Differential on-chip termination resistors | $100-\Omega$ setting | - | 100 | - | - | 100 | - | - | 100 | - | $\Omega$ |
|  | $150-\Omega$ setting | - | 150 | - | - | 150 | - | - | 150 | - | $\Omega$ |
| Differential and common mode return loss | PIPE, CPRI LV, Serial Rapid I/O SR, SDI, XAUI, SATA | Compliant |  |  |  |  |  |  |  |  | - |
| Rise time | - | 50 | - | 200 | 50 | - | 200 | 50 | - | 200 | ps |
| Fall time | - | 50 | - | 200 | 50 | - | 200 | 50 | - | 200 | ps |
| Intra-differential pair skew | - | - | - | 15 | - | - | 15 | - | - | 15 | ps |
| Intra-transceiver block skew | - | - | - | 120 | - | - | 120 | - | - | 120 | ps |

Table 1-21. Transceiver Specification for Cyclone IV GX Devices (Part 4 of 4)

| Symbol/ Description | Conditions | C6 |  |  | C7, 17 |  |  | C8 |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| PLD-Transceiver Interface |  |  |  |  |  |  |  |  |  |  |  |
| Interface speed (F324 and smaller package) | - | 25 | - | 125 | 25 | - | 125 | 25 | - | 125 | MHz |
| Interface speed (F484 and larger package) | - | 25 | - | 156.25 | 25 | - | 156.25 | 25 | - | 156.25 | MHz |
| Digital reset pulse width | - | Minimum is 2 parallel clock cycles |  |  |  |  |  |  |  |  |  |

Notes to Table 1-21:
(1) This specification is valid for transmitter output jitter specification with a maximum total jitter value of 112 ps , typically for 3.125 Gbps SRIO and XAUI protocols.
(2) The minimum reconf ig_clk frequency is 2.5 MHz if the transceiver channel is configured in Transmitter Only mode. The minimum reconfig_clk frequency is 37.5 MHz if the transceiver channel is configured in Receiver Only or Receiver and Transmitter mode.
(3) The device cannot tolerate prolonged operation at this absolute maximum.
(4) The rate matcher supports only up to $\pm 300$ parts per million (ppm).
(5) Supported for the F169 and F324 device packages only.
(6) Supported for the F484, F672, and F896 device packages only. Pending device characterization.
(7) To support CDR ppm tolerance greater than $\pm 300 \mathrm{ppm}$, implement ppm detector in user logic and configure CDR to Manual Lock Mode.
(8) Asynchronous spread-spectrum clocking is not supported.
(9) For the EP4CGX30 (F484 package only), EP4CGX50, and EP4CGX75 devices, the CDR ppl tolerance is $\pm 200 \mathrm{ppm}$.
(10) Time taken until pll_locked goes high after pll_powerdown deasserts.
(11) Time that the CDR must be kept in lock-to-reference mode after rx_analogreset deasserts and before rx_locktodata is asserted in manual mode.
(12) Time taken to recover valid data after the rx_locktodata signal is asserted in manual mode (Figure 1-2), or after rx_freqlocked signal goes high in automatic mode (Figure 1-3).
(13) Time taken to recover valid data after the rx_locktodata signal is asserted in manual mode.
(14) Time taken to recover valid data after the rx_freqlocked signal goes high in automatic mode.
(15) To support data rates lower than the minimum specification through oversampling, use the CDR in LTR mode only.

Figure 1-2 shows the lock time parameters in manual mode.
L LTD = lock-to-data. LTR = lock-to-reference.

Figure 1-2. Lock Time Parameters for Manual Mode


Figure 1-3 shows the lock time parameters in automatic mode.
Figure 1-3. Lock Time Parameters for Automatic Mode


Figure 1-4 shows the differential receiver input waveform.
Figure 1-4. Receiver Input Waveform


Figure 1-5 shows the transmitter output waveform.
Figure 1-5. Transmitter Output Waveform


Table 1-22 lists the typical $\mathrm{V}_{\mathrm{OD}}$ for Tx term that equals $100 \Omega$.
Table 1-22. Typical $\mathbf{V}_{\mathbf{0 D}}$ Setting, $\mathbf{T x}$ Term $=100 \Omega$

| Symbol | $\mathbf{V}_{\mathbf{0 D}}$ Setting (mV) |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathbf{1}$ | $\mathbf{2}$ | $\mathbf{3}$ | $\mathbf{4}{ }^{(1)}$ | $\mathbf{5}$ | $\mathbf{6}$ |  |
| $V_{\text {OD }}$ differential peak <br> to peak typical (mV) | 400 | 600 | 800 | 900 | 1000 | 1200 |  |

Note to Table 1-22:
(1) This setting is required for compliance with the PCle protocol.

Table 1-23 lists the Cyclone IV GX transceiver block AC specifications.
Table 1-23. Transceiver Block AC Specification for Cyclone IV GX Devices ${ }^{(1)}$, (2)

| Symbol/ Description | Conditions | C6 |  |  | C7, 17 |  |  | C8 |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| PCle Transmit Jitter Generation ${ }^{(3)}$ |  |  |  |  |  |  |  |  |  |  |  |
| Total jitter at 2.5 Gbps (Gen1) | Compliance pattern | - | - | 0.25 | - | - | 0.25 | - | - | 0.25 | UI |
| PCle Receiver Jitter Tolerance ${ }^{(3)}$ |  |  |  |  |  |  |  |  |  |  |  |
| Total jitter at 2.5 Gbps (Gen1) | Compliance pattern | > 0.6 |  |  | > 0.6 |  |  | > 0.6 |  |  | UI |
| GIGE Transmit Jitter Generation ${ }^{(4)}$ |  |  |  |  |  |  |  |  |  |  |  |
| Deterministic jitter (peak-to-peak) | Pattern = CRPAT | - | - | 0.14 | - | - | 0.14 | - | - | 0.14 | UI |
| Total jitter (peak-to-peak) | Pattern = CRPAT | - | - | 0.279 | - | - | 0.279 | - | - | 0.279 | UI |
| GIGE Receiver Jitter Tolerance ${ }^{(4)}$ |  |  |  |  |  |  |  |  |  |  |  |
| Deterministic jitter tolerance (peak-to-peak) | Pattern = CJPAT | > 0.4 |  |  | > 0.4 |  |  | > 0.4 |  |  | UI |
| Combined deterministic and random jitter tolerance (peak-to-peak) | Pattern = CJPAT | > 0.66 |  |  | > 0.66 |  |  | > 0.66 |  |  | UI |

Notes to Table 1-23:
(1) Dedicated refclk pins were used to drive the input reference clocks.
(2) The jitter numbers specified are valid for the stated conditions only.
(3) The jitter numbers for PIPE are compliant to the PCle Base Specification 2.0.
(4) The jitter numbers for GIGE are compliant to the IEEE802.3-2002 Specification.

## Core Performance Specifications

The following sections describe the clock tree specifications, PLLs, embedded multiplier, memory block, and configuration specifications for Cyclone IV Devices.

## Clock Tree Specifications

Table 1-24 lists the clock tree specifications for Cyclone IV devices.
Table 1-24. Clock Tree Performance for Cyclone IV Devices (Part 1 of 2)

| Device | Performance |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | C6 | C7 | C8 | C8L ${ }^{(1)}$ | C9L ${ }^{(1)}$ | 17 | 18L ${ }^{11}$ | A7 |  |
| EP4CE6 | 500 | 437.5 | 402 | 362 | 265 | 437.5 | 362 | 402 | MHz |
| EP4CE10 | 500 | 437.5 | 402 | 362 | 265 | 437.5 | 362 | 402 | MHz |
| EP4CE15 | 500 | 437.5 | 402 | 362 | 265 | 437.5 | 362 | 402 | MHz |
| EP4CE22 | 500 | 437.5 | 402 | 362 | 265 | 437.5 | 362 | 402 | MHz |
| EP4CE30 | 500 | 437.5 | 402 | 362 | 265 | 437.5 | 362 | 402 | MHz |
| EP4CE40 | 500 | 437.5 | 402 | 362 | 265 | 437.5 | 362 | 402 | MHz |

Table 1-24. Clock Tree Performance for Cyclone IV Devices (Part 2 of 2)

| Device | Performance |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | C6 | C7 | C8 | C8L ${ }^{(1)}$ | C9L ${ }^{(1)}$ | 17 | 18L ${ }^{11}$ | A7 |  |
| EP4CE55 | 500 | 437.5 | 402 | 362 | 265 | 437.5 | 362 | - | MHz |
| EP4CE75 | 500 | 437.5 | 402 | 362 | 265 | 437.5 | 362 | - | MHz |
| EP4CE115 | - | 437.5 | 402 | 362 | 265 | 437.5 | 362 | - | MHz |
| EP4CGX15 | 500 | 437.5 | 402 | - | - | 437.5 | - | - | MHz |
| EP4CGX22 | 500 | 437.5 | 402 | - | - | 437.5 | - | - | MHz |
| EP4CGX30 | 500 | 437.5 | 402 | - | - | 437.5 | - | - | MHz |
| EP4CGX50 | 500 | 437.5 | 402 | - | - | 437.5 | - | - | MHz |
| EP4CGX75 | 500 | 437.5 | 402 | - | - | 437.5 | - | - | MHz |
| EP4CGX110 | 500 | 437.5 | 402 | - | - | 437.5 | - | - | MHz |
| EP4CGX150 | 500 | 437.5 | 402 | - | - | 437.5 | - | - | MHz |

Note to Table 1-24:
(1) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades.

## PLL Specifications

Table 1-25 lists the PLL specifications for Cyclone IV devices when operating in the commercial junction temperature range $\left(0^{\circ} \mathrm{C}\right.$ to $\left.85^{\circ} \mathrm{C}\right)$, the industrial junction temperature range $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.100^{\circ} \mathrm{C}\right)$, the extended industrial junction temperature range $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.125^{\circ} \mathrm{C}\right)$, and the automotive junction temperature range $\left(-40^{\circ} \mathrm{C}\right.$ to $125^{\circ} \mathrm{C}$ ). For more information about the PLL block, refer to "Glossary" on page 1-37.

Table 1-25. PLL Specifications for Cyclone IV Devices ${ }^{(1),}{ }^{(2)}$ (Part 1 of 2)

| Symbol | Parameter | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{IN}}{ }^{(3)}$ | Input clock frequency ( $-6,-7,-8$ speed grades) | 5 | - | 472.5 | MHz |
|  | Input clock frequency (-8L speed grade) | 5 | - | 362 | MHz |
|  | Input clock frequency (-9L speed grade) | 5 | - | 265 | MHz |
| $\mathrm{f}_{\text {INPFD }}$ | PFD input frequency | 5 | - | 325 | MHz |
| $\mathrm{fvco}^{(4)}$ | PLL internal VCO operating range | 600 | - | 1300 | MHz |
| $\mathrm{f}_{\text {Induty }}$ | Input clock duty cycle | 40 | - | 60 | \% |
| $\mathrm{t}_{\text {INJITER_cos }}{ }^{(5)}$ | Input clock cycle-to-cycle jitter $\mathrm{F}_{\text {REF }} \geq 100 \mathrm{MHz}$ | - | - | 0.15 | UI |
|  | $\mathrm{F}_{\text {REF }}<100 \mathrm{MHz}$ | - | - | $\pm 750$ | ps |
| $\mathrm{f}_{\text {OUt Ext }}$ (external clock output) ${ }^{(3)}$ | PLL output frequency | - | - | 472.5 | MHz |
| $\mathrm{f}_{\text {OUT }}$ (to global clock) | PLL output frequency (-6 speed grade) | - | - | 472.5 | MHz |
|  | PLL output frequency ( -7 speed grade) | - | - | 450 | MHz |
|  | PLL output frequency (-8 speed grade) | - | - | 402.5 | MHz |
|  | PLL output frequency (-8L speed grade) | - | - | 362 | MHz |
|  | PLL output frequency (-9L speed grade) | - | - | 265 | MHz |
| $\mathrm{t}_{\text {Outduty }}$ | Duty cycle for external clock output (when set to 50\%) | 45 | 50 | 55 | \% |
| tıock | Time required to lock from end of device configuration | - | - | 1 | ms |

Switching Characteristics

Table 1-25. PLL Specifications for Cyclone IV Devices ${ }^{(1),}{ }^{(2)}$ (Part 2 of 2)

| Symbol | Parameter | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {DLOCK }}$ | Time required to lock dynamically (after switchover, reconfiguring any non-post-scale counters/delays or areset is deasserted) | - | - | 1 | ms |
| $\mathrm{t}_{\text {OUTJITTER_PERIOD_DEDCLK }}{ }^{(6)}$ | Dedicated clock output period jitter $\mathrm{F}_{\text {OUT }} \geq 100 \mathrm{MHz}$ | - | - | 300 | ps |
|  | $\mathrm{F}_{\text {Out }}<100 \mathrm{MHz}$ | - | - | 30 | mUI |
| $\mathrm{t}_{\text {OUTJITTER_CCJ_DEDCLK }}{ }^{(6)}$ | Dedicated clock output cycle-to-cycle jitter $\mathrm{F}_{\text {OUT }} \geq 100 \mathrm{MHz}$ | - | - | 300 | ps |
|  | $\mathrm{F}_{\text {OUT }}<100 \mathrm{MHz}$ | - | - | 30 | mUI |
| $\mathrm{t}_{\text {OUTJITTER_PERIOD_IO }}{ }^{(6)}$ | Regular I/O period jitter $\mathrm{F}_{\text {OUT }} \geq 100 \mathrm{MHz}$ | - | - | 650 | ps |
|  | $\mathrm{F}_{\text {Out }}<100 \mathrm{MHz}$ | - | - | 75 | mUI |
| $\mathrm{t}_{\text {OUTJITTER_CCJ_IO }}{ }^{(6)}$ | Regular I/O cycle-to-cycle jitter $\mathrm{F}_{\text {OUT }} \geq 100 \mathrm{MHz}$ | - | - | 650 | ps |
|  | $\mathrm{F}_{\text {OUT }}<100 \mathrm{MHz}$ | - | - | 75 | mUI |
| $\mathrm{t}_{\text {PLL_PSERR }}$ | Accuracy of PLL phase shift | - | - | $\pm 50$ | ps |
| $\mathrm{t}_{\text {ARESET }}$ | Minimum pulse width on areset signal. | 10 | - | - | ns |
| $\mathrm{t}_{\text {CONFIGPLL }}$ | Time required to reconfigure scan chains for PLLs | - | $3.5{ }^{(7)}$ | - | SCANCLK cycles |
| $\mathrm{f}_{\text {SCANCLK }}$ | scanclk frequency | - | - | 100 | MHz |
| $\mathrm{t}_{\text {CASC_OUTJITTER_PERIOD_DEDCLK }}$ (8), (9) | Period jitter for dedicated clock output in cascaded PLLs ( $\mathrm{F}_{\text {OUT }} \geq 100 \mathrm{MHz}$ ) | - | - | 425 | ps |
|  | Period jitter for dedicated clock output in cascaded PLLs ( $\mathrm{F}_{\text {OUT }}<100 \mathrm{MHz}$ ) | - | - | 42.5 | mUI |

## Notes to Table 1-25:

(1) This table is applicable for general purpose PLLs and multipurpose PLLs.
(2) You must connect $V_{\text {CCD_PLL }}$ to $\mathrm{V}_{\text {CCINT }}$ through the decoupling capacitor and ferrite bead.
(3) This parameter is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.
(4) The $V_{C O}$ frequency reported by the Quartus II software in the PLL Summary section of the compilation report takes into consideration the $V_{C O}$ post-scale counter K value. Therefore, if the counter K has a value of 2 , the frequency reported can be lower than the $\mathrm{f}_{\mathrm{vco}}$ specification.
(5) A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source that is less than 200 ps.
(6) Peak-to-peak jitter with a probability level of $10^{-12}$ (14 sigma, $99.99999999974404 \%$ confidence level). The output jitter specification applies to the intrinsic jitter of the PLL when an input jitter of 30 ps is applied.
(7) With $100-\mathrm{MHz}$ scanclk frequency.
(8) The cascaded PLLs specification is applicable only with the following conditions:

- Upstream PLL-0.59 MHz $\leq$ Upstream PLL bandwidth $<1 \mathrm{MHz}$
- Downstream PLL—Downstream PLL bandwidth > 2 MHz
(9) PLL cascading is not supported for transceiver applications.


## Embedded Multiplier Specifications

Table 1-26 lists the embedded multiplier specifications for Cyclone IV devices.
Table 1-26. Embedded Multiplier Specifications for Cyclone IV Devices

| Mode |  | Resources Used | Performance |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |
|  | Number of Multipliers | C6 | C7, I7, A7 | C8 | C8L, I8L | C9L |  |
| $9 \times 9$-bit multiplier | 1 | 340 | 300 | 260 | 240 | 175 | MHz |
| $18 \times 18$-bit multiplier | 1 | 287 | 250 | 200 | 185 | 135 | MHz |

## Memory Block Specifications

Table 1-27 lists the M9K memory block specifications for Cyclone IV devices.
Table 1-27. Memory Block Performance Specifications for Cyclone IV Devices

| Memory | Mode | Resources Used |  | Performance |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | LEs | M9K <br> Memory | C6 | C7, 17, A7 | C8 | C8L, 18L | C9L |  |
| M9K Block | FIFO $256 \times 36$ | 47 | 1 | 315 | 274 | 238 | 200 | 157 | MHz |
|  | Single-port $256 \times 36$ | 0 | 1 | 315 | 274 | 238 | 200 | 157 | MHz |
|  | Simple dual-port $256 \times 36$ CLK | 0 | 1 | 315 | 274 | 238 | 200 | 157 | MHz |
|  | True dual port $512 \times 18$ single CLK | 0 | 1 | 315 | 274 | 238 | 200 | 157 | MHz |

## Configuration and JTAG Specifications

Table 1-28 lists the configuration mode specifications for Cyclone IV devices.
Table 1-28. Passive Configuration Mode Specifications for Cyclone IV Devices ${ }^{(1)}$

| Programming Mode | $\mathbf{V}_{\text {CciNT }}$ Voltage Level (V) | DCLK $_{\mathbf{f}_{\text {MAX }}}$ | Unit |
| :---: | :---: | :---: | :---: |
| Passive Serial (PS) | $1.0^{(3)}$ | $66^{(1.2}$ | MHz |
|  | $1.0^{(3)}$ | 133 | MHz |
| Fast Passive Parallel (FPP) ${ }^{(2)}$ | $1.2^{(4)}$ | 66 | MHz |
|  |  | 100 | MHz |

Notes to Table 1-28:
(1) For more information about PS and FPP configuration timing parameters, refer to the Configuration and Remote System Upgrades in Cyclone IV Devices chapter.
(2) FPP configuration mode supports all Cyclone IV E devices (except for E144 package devices) and EP4CGX50, EP4CGX75, EP4CGX110, and EP4CGX150 only.
(3) $\mathrm{V}_{\text {CCINT }}=1.0 \mathrm{~V}$ is only supported for Cyclone IV E 1.0 V core voltage devices.
(4) Cyclone IV E devices support $1.2 \mathrm{~V} \mathrm{~V}_{\text {ccint. }}$. Cyclone IV E 1.2 V core voltage devices support 133 MHz DCLK $\mathrm{f}_{\text {MAX }}$ for EP4CE6, EP4CE10, EP4CE15, EP4CE22, EP4CE30, and EP4CE40 only.

Table 1-29 lists the active configuration mode specifications for Cyclone IV devices.
Table 1-29. Active Configuration Mode Specifications for Cyclone IV Devices

| Programming Mode | DCLK Range | Typical DCLK | Unit |
| :--- | :---: | :---: | :---: |
| Active Parallel (AP) ${ }^{(1)}$ | 20 to 40 | 33 | MHz |
| Active Serial (AS) | 20 to 40 | 33 | MHz |

Note to Table 1-29:
(1) AP configuration mode is only supported for Cyclone IV E devices.

Table 1-30 lists the JTAG timing parameters and values for Cyclone IV devices.
Table 1-30. JTAG Timing Parameters for Cyclone IV Devices ${ }^{(1)}$

| Symbol | Parameter | Min | Max | Unit |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{t}_{\text {JCP }}$ | TCK clock period | 40 | - | ns |
| $\mathrm{t}_{\text {JCH }}$ | TCK clock high time | 19 | - | ns |
| $\mathrm{t}_{\text {JCL }}$ | TCK clock low time | 19 | - | ns |
| $\mathrm{t}_{\text {JPSU_TDI }}$ | JTAG port setup time for TDI | 1 | - | ns |
| $\mathrm{t}_{\text {JPSU_TMS }}$ | JTAG port setup time for TMS | 3 | - | ns |
| $\mathrm{t}_{\text {JPH }}$ | JTAG port hold time | 10 | - | ns |
| $\mathrm{t}_{\text {JPCO }}$ | JTAG port clock to output (2), (3) | - | 15 | ns |
| $\mathrm{t}_{\text {JPZX }}$ | JTAG port high impedance to valid output (2), (3) | - | 15 | ns |
| $\mathrm{t}_{\text {JPXZ }}$ | JTAG port valid output to high impedance ${ }^{(2),(3)}$ | - | 15 | ns |
| $\mathrm{t}_{\text {JSSU }}$ | Capture register setup time | 5 | - | ns |
| $\mathrm{t}_{\text {JSH }}$ | Capture register hold time | 10 | - | ns |
| $\mathrm{t}_{\text {JSCO }}$ | Update register clock to output | - | 25 | ns |
| $\mathrm{t}_{\text {JSZX }}$ | Update register high impedance to valid output | - | 25 | ns |
| $\mathrm{t}_{\text {JSXZ }}$ | Update register valid output to high impedance | - | 25 | ns |

Notes to Table 1-30:
(1) For more information about JTAG waveforms, refer to "JTAG Waveform" in "Glossary" on page 1-37.
(2) The specification is shown for 3.3-, 3.0-, and 2.5-V LVTTL/LVCMOS operation of JTAG pins. For $1.8-\mathrm{V}$ LVTTL/LVCMOS and 1.5-V LVCMOS, the output time specification is 16 ns .
(3) For EP4CGX22, EP4CGX30 (F324 and smaller package), EP4CGX110, and EP4CGX150 devices, the output time specification for 3.3-, 3.0-, and 2.5-V LVTTL/LVCMOS operation of JTAG pins is 16 ns . For 1.8-V LVTTL/LVCMOS and $1.5-\mathrm{V}$ LVCMOS, the output time specification is 18 ns .

## Periphery Performance

This section describes periphery performance, including high-speed I/O and external memory interface.

I/O performance supports several system interfaces, such as the high-speed I/O interface, external memory interface, and the PCI/PCI-X bus interface. I/Os using the SSTL-18 Class I termination standard can achieve up to the stated DDR2 SDRAM interfacing speeds. I/Os using general-purpose I/O standards such as 3.3-, 3.0-, 2.5-, 1.8-, or 1.5-LVTTL/LVCMOS are capable of a typical 200 MHz interfacing frequency with a 10 pF load.
-. For more information about the supported maximum clock rate, device and pin planning, IP implementation, and device termination, refer to Section III: System Performance Specifications of the External Memory Interfaces Handbook.
[1 Actual achievable frequency depends on design- and system-specific factors. Perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system.

## High-Speed I/O Specifications

Table 1-31 through Table 1-36 list the high-speed I/O timing for Cyclone IV devices. For definitions of high-speed timing specifications, refer to "Glossary" on page 1-37.

Table 1-31. RSDS Transmitter Timing Specifications for Cyclone IV Devices ${ }^{(1),}$ (2), (4) (Part 1 of 2)

| Symbol | Modes | C6 |  |  | C7, 17 |  |  | C8, A7 |  |  | C8L, 18L |  |  | C9L |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| $\mathrm{f}_{\text {HSCLK }}$ (input clock frequency) | $\times 10$ | 5 | - | 180 | 5 | - | 155.5 | 5 | - | 155.5 | 5 | - | 155.5 | 5 | - | 132.5 | MHz |
|  | $\times 8$ | 5 | - | 180 | 5 | - | 155.5 | 5 | - | 155.5 | 5 | - | 155.5 | 5 | - | 132.5 | MHz |
|  | $\times 7$ | 5 | - | 180 | 5 | - | 155.5 | 5 | - | 155.5 | 5 | - | 155.5 | 5 | - | 132.5 | MHz |
|  | $\times 4$ | 5 | - | 180 | 5 | - | 155.5 | 5 | - | 155.5 | 5 | - | 155.5 | 5 | - | 132.5 | MHz |
|  | $\times 2$ | 5 | - | 180 | 5 | - | 155.5 | 5 | - | 155.5 | 5 | - | 155.5 | 5 | - | 132.5 | MHz |
|  | $\times 1$ | 5 | - | 360 | 5 | - | 311 | 5 | - | 311 | 5 | - | 311 | 5 | - | 265 | MHz |
| Device operation in Mbps | $\times 10$ | 100 | - | 360 | 100 | - | 311 | 100 | - | 311 | 100 | - | 311 | 100 | - | 265 | Mbps |
|  | $\times 8$ | 80 | - | 360 | 80 | - | 311 | 80 | - | 311 | 80 | - | 311 | 80 | - | 265 | Mbps |
|  | $\times 7$ | 70 | - | 360 | 70 | - | 311 | 70 | - | 311 | 70 | - | 311 | 70 | - | 265 | Mbps |
|  | $\times 4$ | 40 | - | 360 | 40 | - | 311 | 40 | - | 311 | 40 | - | 311 | 40 | - | 265 | Mbps |
|  | $\times 2$ | 20 | - | 360 | 20 | - | 311 | 20 | - | 311 | 20 | - | 311 | 20 | - | 265 | Mbps |
|  | $\times 1$ | 10 | - | 360 | 10 | - | 311 | 10 | - | 311 | 10 | - | 311 | 10 | - | 265 | Mbps |
| $\mathrm{t}_{\text {Duty }}$ | - | 45 | - | 55 | 45 | - | 55 | 45 | - | 55 | 45 | - | 55 | 45 | - | 55 | \% |
| Transmitter channel-tochannel skew (TCCS) | - | - | - | 200 | - | - | 200 | - | - | 200 | - | - | 200 | - | - | 200 | ps |
| Output jitter (peak to peak) | - | - | - | 500 | - | - | 500 | - | - | 550 | - | - | 600 | - | - | 700 | ps |
| trise | $\begin{aligned} & 20-80 \%, \\ & C_{\text {LOAD }}= \\ & 5 \mathrm{pF} \end{aligned}$ | - | 500 | - | - | 500 | - | - | 500 | - | - | 500 | - | - | 500 | - | ps |
| $\mathrm{t}_{\text {fall }}$ | $\begin{aligned} & 20-80 \%, \\ & C_{\text {LOAD }}= \\ & 5 \mathrm{pF} \end{aligned}$ | - | 500 | - | - | 500 | - | - | 500 | - | - | 500 | - | - | 500 | - | ps |

Table 1-31. RSDS Transmitter Timing Specifications for Cyclone IV Devices ${ }^{(1)}$, (2), (4) (Part 2 of 2)

| Symbol | Modes | C6 |  |  | C7, 17 |  |  | C8, A7 |  |  | C8L, 18L |  |  | C9L |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| $\mathrm{t}_{\text {Lock }}{ }^{(3)}$ | - | - | - | 1 | - | - | 1 | - | - | 1 | - | - | 1 | - | - | 1 | ms |

Notes to Table 1-31:
(1) Applicable for true RSDS and emulated RSDS_E_3R transmitter.
(2) Cyclone IV E devices-true RSDS transmitter is only supported at the output pin of Row I/O Banks $1,2,5$, and 6 . Emulated RSDS transmitter is supported at the output pin of all $I / O$ Banks.
Cyclone IV GX devices-true RSDS transmitter is only supported at the output pin of Row I/O Banks 5 and 6 . Emulated RSDS transmitter is supported at the output pin of I/O Banks 3, 4, 5, 6, 7, 8, and 9 .
(3) $t_{\text {Lock }}$ is the time required for the PLL to lock from the end-of-device configuration.
(4) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support C6, C7, C8, I7, and A7 speed grades. Cyclone IV GX devices only support C6, C7, C8, and 17 speed grades.

Table 1-32. Emulated RSDS_E_1R Transmitter Timing Specifications for Cyclone IV Devices ${ }^{(1)}$, (3) (Part 1 of 2)

| Symbol | Modes | C6 |  |  | C7, 17 |  |  | C8, A7 |  |  | C8L, 18L |  |  | C9L |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| $\mathrm{f}_{\text {HSCLK }}$ (input clock frequency) | $\times 10$ | 5 | - | 85 | 5 | - | 85 | 5 | - | 85 | 5 | - | 85 | 5 | - | 72.5 | MHz |
|  | $\times 8$ | 5 | - | 85 | 5 | - | 85 | 5 | - | 85 | 5 | - | 85 | 5 | - | 72.5 | MHz |
|  | $\times 7$ | 5 | - | 85 | 5 | - | 85 | 5 | - | 85 | 5 | - | 85 | 5 | - | 72.5 | MHz |
|  | $\times 4$ | 5 | - | 85 | 5 | - | 85 | 5 | - | 85 | 5 | - | 85 | 5 | - | 72.5 | MHz |
|  | $\times 2$ | 5 | - | 85 | 5 | - | 85 | 5 | - | 85 | 5 | - | 85 | 5 | - | 72.5 | MHz |
|  | $\times 1$ | 5 | - | 170 | 5 | - | 170 | 5 | - | 170 | 5 | - | 170 | 5 | - | 145 | MHz |
| Device operation in Mbps | $\times 10$ | 100 | - | 170 | 100 | - | 170 | 100 | - | 170 | 100 | - | 170 | 100 | - | 145 | Mbps |
|  | $\times 8$ | 80 | - | 170 | 80 | - | 170 | 80 | - | 170 | 80 | - | 170 | 80 | - | 145 | Mbps |
|  | $\times 7$ | 70 | - | 170 | 70 | - | 170 | 70 | - | 170 | 70 | - | 170 | 70 | - | 145 | Mbps |
|  | $\times 4$ | 40 | - | 170 | 40 | - | 170 | 40 | - | 170 | 40 | - | 170 | 40 | - | 145 | Mbps |
|  | $\times 2$ | 20 | - | 170 | 20 | - | 170 | 20 | - | 170 | 20 | - | 170 | 20 | - | 145 | Mbps |
|  | $\times 1$ | 10 | - | 170 | 10 | - | 170 | 10 | - | 170 | 10 | - | 170 | 10 | - | 145 | Mbps |
| $\mathrm{t}_{\text {DUTY }}$ | - | 45 | - | 55 | 45 | - | 55 | 45 | - | 55 | 45 | - | 55 | 45 | - | 55 | \% |
| TCCS | - | - | - | 200 | - | - | 200 | - | - | 200 | - | - | 200 | - | - | 200 | ps |
| Output jitter (peak to peak) | - | - | - | 500 | - | - | 500 | - | - | 550 | - | - | 600 | - | - | 700 | ps |
| $\mathrm{t}_{\text {RISE }}$ | $\begin{aligned} & 20-80 \%, \\ & C_{\text {LoAD }}= \\ & 5 \mathrm{pF} \end{aligned}$ | - | 500 | - | - | 500 | - | - | 500 | - | - | 500 | - | - | 500 | - | ps |
| $\mathrm{t}_{\text {fall }}$ | $\begin{aligned} & 20-80 \%, \\ & C_{\text {LOAD }}= \\ & 5 \mathrm{pF} \end{aligned}$ | - | 500 | - | - | 500 | - | - | 500 | - | - | 500 | - | - | 500 | - | ps |

Table 1-32. Emulated RSDS_E_1R Transmitter Timing Specifications for Cyclone IV Devices ${ }^{(1)}$, ${ }^{(3)}$ (Part 2 of 2)

| Symbol | Modes | C6 |  |  | C7, 17 |  |  | C8, A7 |  |  | C8L, 18L |  |  | C9L |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| $\mathrm{t}_{\text {LOCK }}{ }^{(2)}$ | - | - | - | 1 | - | - | 1 | - | - | 1 | - | - | 1 | - | - | 1 | ms |

Notes to Table 1-32:
(1) Emulated RSDS_E_1R transmitter is supported at the output pin of all I/O Banks of Cyclone IV E devices and I/O Banks $3,4,5,6,7,8$, and 9 of Cyclone IV GX devices.
(2) $t_{\text {Lock }}$ is the time required for the PLL to lock from the end-of-device configuration.
(3) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support C6, C7, C8, I7, and A7 speed grades. Cyclone IV GX devices only support C6, C7, C8, and I7 speed grades.

Table 1-33. Mini-LVDS Transmitter Timing Specifications for Cyclone IV Devices ${ }^{(1),}{ }^{(2),}$, ${ }^{(4)}$

| Symbol | Modes | C6 |  |  | C7, 17 |  |  | C8, A7 |  |  | C8L, 18L |  |  | C9L |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| $\mathrm{f}_{\text {HSCLK }}$ (input clock frequency) | $\times 10$ | 5 | - | 200 | 5 | - | 155.5 | 5 | - | 155.5 | 5 | - | 155.5 | 5 | - | 132.5 | MHz |
|  | $\times 8$ | 5 | - | 200 | 5 | - | 155.5 | 5 | - | 155.5 | 5 | - | 155.5 | 5 | - | 132.5 | MHz |
|  | $\times 7$ | 5 | - | 200 | 5 | - | 155.5 | 5 | - | 155.5 | 5 | - | 155.5 | 5 | - | 132.5 | MHz |
|  | $\times 4$ | 5 | - | 200 | 5 | - | 155.5 | 5 | - | 155.5 | 5 | - | 155.5 | 5 | - | 132.5 | MHz |
|  | $\times 2$ | 5 | - | 200 | 5 | - | 155.5 | 5 | - | 155.5 | 5 | - | 155.5 | 5 | - | 132.5 | MHz |
|  | $\times 1$ | 5 | - | 400 | 5 | - | 311 | 5 | - | 311 | 5 | - | 311 | 5 | - | 265 | MHz |
| Device operation in Mbps | $\times 10$ | 100 | - | 400 | 100 | - | 311 | 100 | - | 311 | 100 | - | 311 | 100 | - | 265 | Mbps |
|  | $\times 8$ | 80 | - | 400 | 80 | - | 311 | 80 | - | 311 | 80 | - | 311 | 80 | - | 265 | Mbps |
|  | $\times 7$ | 70 | - | 400 | 70 | - | 311 | 70 | - | 311 | 70 | - | 311 | 70 | - | 265 | Mbps |
|  | $\times 4$ | 40 | - | 400 | 40 | - | 311 | 40 | - | 311 | 40 | - | 311 | 40 | - | 265 | Mbps |
|  | $\times 2$ | 20 | - | 400 | 20 | - | 311 | 20 | - | 311 | 20 | - | 311 | 20 | - | 265 | Mbps |
|  | $\times 1$ | 10 | - | 400 | 10 | - | 311 | 10 | - | 311 | 10 | - | 311 | 10 | - | 265 | Mbps |
| $\mathrm{t}_{\text {DUTY }}$ | - | 45 | - | 55 | 45 | - | 55 | 45 | - | 55 | 45 | - | 55 | 45 | - | 55 | \% |
| TCCS | - | - | - | 200 | - | - | 200 | - | - | 200 | - | - | 200 | - | - | 200 | ps |
| Output jitter (peak to peak) | - | - | - | 500 | - | - | 500 | - | - | 550 | - | - | 600 | - | - | 700 | ps |
| $\mathrm{t}_{\text {RISE }}$ | $\begin{aligned} & 20-80 \%, \\ & C_{\text {LOAD }}= \\ & 5 \mathrm{pF} \end{aligned}$ | - | 500 | - | - | 500 | - | - | 500 | - | - | 500 | - | - | 500 | - | ps |
| $\mathrm{t}_{\text {FALL }}$ | $\begin{aligned} & 20-80 \%, \\ & C_{\text {LOAD }}= \\ & 5 \mathrm{pF} \end{aligned}$ | - | 500 | - | - | 500 | - | - | 500 | - | - | 500 | - | - | 500 | - | ps |
| $\mathrm{t}_{\text {LOCK }}{ }^{(3)}$ | - | - | - | 1 | - | - | 1 | - | - | 1 | - | - | 1 | - | - | 1 | ms |

Notes to Table 1-33:
(1) Applicable for true and emulated mini-LVDS transmitter.
(2) Cyclone IV E-true mini-LVDS transmitter is only supported at the output pin of Row I/O Banks 1, 2, 5, and 6. Emulated mini-LVDS transmitter is supported at the output pin of all $1 / O$ banks.
Cyclone IV GX-true mini-LVDS transmitter is only supported at the output pin of Row I/O Banks 5 and 6 . Emulated mini-LVDS transmitter is supported at the output pin of $\mathrm{I} / 0$ Banks $3,4,5,6,7,8$, and 9 .
(3) $t_{\text {Lock }}$ is the time required for the PLL to lock from the end-of-device configuration.
(4) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support $\mathrm{C} 6, \mathrm{C} 7, \mathrm{C}, \mathrm{I}$, and A7 speed grades. Cyclone IV GX devices only support C6, C7, C8, and I7 speed grades.

Table 1-34. True LVDS Transmitter Timing Specifications for Cyclone IV Devices ${ }^{(1)}$, ${ }^{(3)}$

| Symbol | Modes | C6 |  | C7, 17 |  | C8, A7 |  | C8L, I8L |  | C9L |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max |  |
| $\mathrm{f}_{\text {HSCLK }}$ (input clock frequency) | $\times 10$ | 5 | 420 | 5 | 370 | 5 | 320 | 5 | 320 | 5 | 250 | MHz |
|  | $\times 8$ | 5 | 420 | 5 | 370 | 5 | 320 | 5 | 320 | 5 | 250 | MHz |
|  | $\times 7$ | 5 | 420 | 5 | 370 | 5 | 320 | 5 | 320 | 5 | 250 | MHz |
|  | $\times 4$ | 5 | 420 | 5 | 370 | 5 | 320 | 5 | 320 | 5 | 250 | MHz |
|  | $\times 2$ | 5 | 420 | 5 | 370 | 5 | 320 | 5 | 320 | 5 | 250 | MHz |
|  | $\times 1$ | 5 | 420 | 5 | 402.5 | 5 | 402.5 | 5 | 362 | 5 | 265 | MHz |
| HSIODR | $\times 10$ | 100 | 840 | 100 | 740 | 100 | 640 | 100 | 640 | 100 | 500 | Mbps |
|  | $\times 8$ | 80 | 840 | 80 | 740 | 80 | 640 | 80 | 640 | 80 | 500 | Mbps |
|  | $\times 7$ | 70 | 840 | 70 | 740 | 70 | 640 | 70 | 640 | 70 | 500 | Mbps |
|  | $\times 4$ | 40 | 840 | 40 | 740 | 40 | 640 | 40 | 640 | 40 | 500 | Mbps |
|  | $\times 2$ | 20 | 840 | 20 | 740 | 20 | 640 | 20 | 640 | 20 | 500 | Mbps |
|  | $\times 1$ | 10 | 420 | 10 | 402.5 | 10 | 402.5 | 10 | 362 | 10 | 265 | Mbps |
| $\mathrm{t}_{\text {DUTY }}$ | - | 45 | 55 | 45 | 55 | 45 | 55 | 45 | 55 | 45 | 55 | \% |
| TCCS | - | - | 200 | - | 200 | - | 200 | - | 200 | - | 200 | ps |
| Output jitter (peak to peak) | - | - | 500 | - | 500 | - | 550 | - | 600 | - | 700 | ps |
| $\mathrm{t}_{\text {Lock }}{ }^{(2)}$ | - | - | 1 | - | 1 | - | 1 | - | 1 | - | 1 | ms |

Notes to Table 1-34:
(1) Cyclone IV E-true LVDS transmitter is only supported at the output pin of Row I/O Banks 1, 2, 5, and 6 . Cyclone IV GX—true LVDS transmitter is only supported at the output pin of Row I/O Banks 5 and 6.
(2) $t_{\text {Lock }}$ is the time required for the PLL to lock from the end-of-device configuration.
(3) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support C6, C7, C8, I7, and A7 speed grades. Cyclone IV GX devices only support C6, C7, C8, and I7 speed grades.

Table 1-35. Emulated LVDS Transmitter Timing Specifications for Cyclone IV Devices ${ }^{(1)}$, ${ }^{(3)}$ (Part 1 of 2)

| Symbol | Modes | C6 |  | C7, 17 |  | C8, A7 |  | C8L, I8L |  | C9L |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max |  |
| $\mathrm{f}_{\text {HSCLK }}$ (input clock frequency) | $\times 10$ | 5 | 320 | 5 | 320 | 5 | 275 | 5 | 275 | 5 | 250 | MHz |
|  | $\times 8$ | 5 | 320 | 5 | 320 | 5 | 275 | 5 | 275 | 5 | 250 | MHz |
|  | $\times 7$ | 5 | 320 | 5 | 320 | 5 | 275 | 5 | 275 | 5 | 250 | MHz |
|  | $\times 4$ | 5 | 320 | 5 | 320 | 5 | 275 | 5 | 275 | 5 | 250 | MHz |
|  | $\times 2$ | 5 | 320 | 5 | 320 | 5 | 275 | 5 | 275 | 5 | 250 | MHz |
|  | $\times 1$ | 5 | 402.5 | 5 | 402.5 | 5 | 402.5 | 5 | 362 | 5 | 265 | MHz |
| HSIODR | $\times 10$ | 100 | 640 | 100 | 640 | 100 | 550 | 100 | 550 | 100 | 500 | Mbps |
|  | $\times 8$ | 80 | 640 | 80 | 640 | 80 | 550 | 80 | 550 | 80 | 500 | Mbps |
|  | $\times 7$ | 70 | 640 | 70 | 640 | 70 | 550 | 70 | 550 | 70 | 500 | Mbps |
|  | $\times 4$ | 40 | 640 | 40 | 640 | 40 | 550 | 40 | 550 | 40 | 500 | Mbps |
|  | $\times 2$ | 20 | 640 | 20 | 640 | 20 | 550 | 20 | 550 | 20 | 500 | Mbps |
|  | $\times 1$ | 10 | 402.5 | 10 | 402.5 | 10 | 402.5 | 10 | 362 | 10 | 265 | Mbps |

Table 1-35. Emulated LVDS Transmitter Timing Specifications for Cyclone IV Devices ${ }^{(1)}$, ${ }^{(3)}$ (Part 2 of 2)

| Symbol | Modes | C6 |  | C7, 17 |  | C8, A7 |  | C8L, 18L |  | C9L |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max |  |
| $\mathrm{t}_{\text {DUTY }}$ | - | 45 | 55 | 45 | 55 | 45 | 55 | 45 | 55 | 45 | 55 | \% |
| TCCS | - | - | 200 | - | 200 | - | 200 | - | 200 | - | 200 | ps |
| Output jitter (peak to peak) | - | - | 500 | - | 500 | - | 550 | - | 600 | - | 700 | ps |
| $\mathrm{t}_{\text {Lock }}{ }^{(2)}$ | - | - | 1 | - | 1 | - | 1 | - | 1 | - | 1 | ms |

Notes to Table 1-35:
(1) Cyclone IV E-emulated LVDS transmitter is supported at the output pin of all I/O Banks.

Cyclone IV GX—emulated LVDS transmitter is supported at the output pin of I/O Banks $3,4,5,6,7,8$, and 9 .
(2) $t_{\text {Lock }}$ is the time required for the PLL to lock from the end-of-device configuration.
(3) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support C6, C7, C8, I7, and A7 speed grades. Cyclone IV GX devices only support C6, C7, C8, and I7 speed grades.

Table 1-36. LVDS Receiver Timing Specifications for Cyclone IV Devices ${ }^{(1)}$, (3)

| Symbol | Modes | C6 |  | C7, 17 |  | C8, A7 |  | C8L, 18L |  | C9L |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max |  |
| $\mathrm{f}_{\text {HSCLK }}$ (input clock frequency) | $\times 10$ | 10 | 437.5 | 10 | 370 | 10 | 320 | 10 | 320 | 10 | 250 | MHz |
|  | $\times 8$ | 10 | 437.5 | 10 | 370 | 10 | 320 | 10 | 320 | 10 | 250 | MHz |
|  | $\times 7$ | 10 | 437.5 | 10 | 370 | 10 | 320 | 10 | 320 | 10 | 250 | MHz |
|  | $\times 4$ | 10 | 437.5 | 10 | 370 | 10 | 320 | 10 | 320 | 10 | 250 | MHz |
|  | $\times 2$ | 10 | 437.5 | 10 | 370 | 10 | 320 | 10 | 320 | 10 | 250 | MHz |
|  | $\times 1$ | 10 | 437.5 | 10 | 402.5 | 10 | 402.5 | 10 | 362 | 10 | 265 | MHz |
| HSIODR | $\times 10$ | 100 | 875 | 100 | 740 | 100 | 640 | 100 | 640 | 100 | 500 | Mbps |
|  | $\times 8$ | 80 | 875 | 80 | 740 | 80 | 640 | 80 | 640 | 80 | 500 | Mbps |
|  | $\times 7$ | 70 | 875 | 70 | 740 | 70 | 640 | 70 | 640 | 70 | 500 | Mbps |
|  | $\times 4$ | 40 | 875 | 40 | 740 | 40 | 640 | 40 | 640 | 40 | 500 | Mbps |
|  | $\times 2$ | 20 | 875 | 20 | 740 | 20 | 640 | 20 | 640 | 20 | 500 | Mbps |
|  | $\times 1$ | 10 | 437.5 | 10 | 402.5 | 10 | 402.5 | 10 | 362 | 10 | 265 | Mbps |
| SW | - | - | 400 | - | 400 | - | 400 | - | 550 | - | 640 | ps |
| Input jitter tolerance | - | - | 500 | - | 500 | - | 550 | - | 600 | - | 700 | ps |
| $\mathrm{t}_{\text {Lock }}{ }^{(2)}$ | - | - | 1 | - | 1 | - | 1 | - | 1 | - | 1 | ms |

Notes to Table 1-36:
(1) Cyclone IV E-LVDS receiver is supported at all I/O Banks.

Cyclone IV GX—LVDS receiver is supported at I/O Banks 3, 4, 5, 6, 7, 8, and 9.
(2) $t_{\text {LOCK }}$ is the time required for the PLL to lock from the end-of-device configuration.
(3) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support C6, C7, C8, I7, and A7 speed grades. Cyclone IV GX devices only support C6, C7, C8, and I7 speed grades.

## External Memory Interface Specifications

The external memory interfaces for Cyclone IV devices are auto-calibrating and easy to implement.

For more information about the supported maximum clock rate, device and pin planning, IP implementation, and device termination, refer to Section III: System Performance Specifications of the External Memory Interface Handbook.

Table 1-37 lists the memory output clock jitter specifications for Cyclone IV devices.
Table 1-37. Memory Output Clock Jitter Specifications for Cyclone IV Devices ${ }^{(1),}$, (2)

| Parameter | Symbol | Min | Max | Unit |
| :--- | :---: | :---: | :---: | :---: |
| Clock period jitter | $\mathrm{t}_{\mathrm{JIT}(\mathrm{per})}$ | -125 | 125 | ps |
| Cycle-to-cycle period jitter | $\mathrm{t}_{\mathrm{JIT}(\mathrm{cc})}$ | -200 | 200 | ps |
| Duty cycle jitter | $\mathrm{t}_{\mathrm{JIT}(\mathrm{duty})}$ | -150 | 150 | ps |

Notes to Table 1-37:
(1) Memory output clock jitter measurements are for 200 consecutive clock cycles, as specified in the JEDEC DDR2 standard.
(2) The clock jitter specification applies to memory output clock pins generated using DDIO circuits clocked by a PLL output routed on a global clock (GCLK) network.

## Duty Cycle Distortion Specifications

Table 1-38 lists the worst case duty cycle distortion for Cyclone IV devices.
Table 1-38. Duty Cycle Distortion on Cyclone IV Devices I/O Pins (1), (2), (3)

| Symbol | C6 |  | C7, I7 |  | C8, I8L, A7 |  | C9L |  | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | $\boldsymbol{M i n}$ | Max | $\boldsymbol{M i n}$ | $\boldsymbol{M a x}$ | $\boldsymbol{M i n}$ | $\boldsymbol{M a x}$ |  |
| Output Duty Cycle | 45 | 55 | 45 | 55 | 45 | 55 | 45 | 55 | $\%$ |

Notes to Table 1-38:
(1) The duty cycle distortion specification applies to clock outputs from the PLLs, global clock tree, and IOE driving the dedicated and general purpose I/O pins.
(2) Cyclone IV devices meet the specified duty cycle distortion at the maximum output toggle rate for each combination of $\mathrm{I} / 0$ standard and current strength.
(3) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support $\mathrm{C}, \mathrm{C} 7, \mathrm{C} 8, \mathrm{I7}$, and A7 speed grades. Cyclone IV GX devices only support C6, C7, C8, and I7 speed grades.

## OCT Calibration Timing Specification

Table 1-39 lists the duration of calibration for series OCT with calibration at device power-up for Cyclone IV devices.

Table 1-39. Timing Specification for Series OCT with Calibration at Device Power-Up for Cyclone IV Devices ${ }^{(1)}$

| Symbol | Description | Maximum | Units |
| :---: | :--- | :---: | :---: |
| $\mathrm{t}_{\text {OCTCAL }}$ | Duration of series OCT with <br> calibration at device power-up | 20 | $\mu \mathrm{~s}$ |

Note to Table 1-39:
(1) OCT calibration takes place after device configuration and before entering user mode.

## IOE Programmable Delay

Table 1-40 and Table 1-41 list the IOE programmable delay for Cyclone IV E 1.0 V core voltage devices.

Table 1-40. IOE Programmable Delay on Column Pins for Cyclone IV E 1.0 V Core Voltage Devices ${ }^{(1),}{ }^{(2)}$

| Parameter | Paths Affected | Number <br> of Setting | Min Offset | Max Offset |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Fast Corner |  | Slow Corner |  |  |  |
|  |  |  |  | C8L | 18L | C8L | C9L | 18L |  |
| Input delay from pin to internal cells | Pad to I/O dataout to core | 7 | 0 | 2.054 | 1.924 | 3.387 | 4.017 | 3.411 | ns |
| Input delay from pin to input register | Pad to I/O input register | 8 | 0 | 2.010 | 1.875 | 3.341 | 4.252 | 3.367 | ns |
| Delay from output register to output pin | I/O output register to pad | 2 | 0 | 0.641 | 0.631 | 1.111 | 1.377 | 1.124 | nS |
| Input delay from dual-purpose clock pin to fan-out destinations | Pad to global clock network | 12 | 0 | 0.971 | 0.931 | 1.684 | 2.298 | 1.684 | ns |

Notes to Table 1-40:
(1) The incremental values for the settings are generally linear. For the exact values for each setting, use the latest version of the Quartus II software.
(2) The minimum and maximum offset timing numbers are in reference to setting $\mathbf{0}$ as available in the Quartus II software.

Table 1-41. IOE Programmable Delay on Row Pins for Cyclone IV E 1.0 V Core Voltage Devices ${ }^{(1),}{ }^{(2)}$

| Parameter | Paths Affected | Number of Setting | $\underset{\text { Offset }}{\text { Min }^{2}}$ | Max Offset |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Fast Corner |  | Slow Corner |  |  |  |
|  |  |  |  | C8L | 18L | C8L | C9L | 18L |  |
| Input delay from pin to internal cells | Pad to I/O dataout to core | 7 | 0 | 2.057 | 1.921 | 3.389 | 4.146 | 3.412 | ns |
| Input delay from pin to input register | Pad to I/O input register | 8 | 0 | 2.059 | 1.919 | 3.420 | 4.374 | 3.441 | ns |
| Delay from output register to output pin | I/O output register to pad | 2 | 0 | 0.670 | 0.623 | 1.160 | 1.420 | 1.168 | ns |
| Input delay from dual-purpose clock pin to fan-out destinations | Pad to global clock network | 12 | 0 | 0.960 | 0.919 | 1.656 | 2.258 | 1.656 | ns |

Notes to Table 1-41:
(1) The incremental values for the settings are generally linear. For the exact values for each setting, use the latest version of the Quartus II software.
(2) The minimum and maximum offset timing numbers are in reference to setting $\mathbf{0}$ as available in the Quartus II software.

Table 1-42 and Table 1-43 list the IOE programmable delay for Cyclone IV E 1.2 V core voltage devices.

Table 1-42. IOE Programmable Delay on Column Pins for Cyclone IV E 1.2 V Core Voltage Devices ${ }^{(1),}{ }^{(2)}$

| Parameter | Paths Affected |  | Min Offset | Max Offset |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Fast Corner |  |  | Slow Corner |  |  |  |  |  |
|  |  |  |  | C6 | 17 | A7 | C6 | C7 | C8 | 17 | A7 |  |
| Input delay from pin to internal cells | Pad to I/O dataout to core | 7 | 0 | 1.314 | 1.211 | 1.211 | 2.177 | 2.340 | 2.433 | 2.388 | 2.508 | ns |
| Input delay from pin to input register | Pad to I/O input register | 8 | 0 | 1.307 | 1.203 | 1.203 | 2.19 | 2.387 | 2.540 | 2.430 | 2.545 | ns |
| Delay from output register to output pin | I/O output register to pad | 2 | 0 | 0.437 | 0.402 | 0.402 | 0.747 | 0.820 | 0.880 | 0.834 | 0.873 | ns |
| Input delay from dual-purpose clock pin to fan-out destinations | Pad to global clock network | 12 | 0 | 0.693 | 0.665 | 0.665 | 1.200 | 1.379 | 1.532 | 1.393 | 1.441 | ns |

Notes to Table 1-42:
(1) The incremental values for the settings are generally linear. For the exact values for each setting, use the latest version of the Quartus II software.
(2) The minimum and maximum offset timing numbers are in reference to setting $\mathbf{0}$ as available in the Quartus II software.

Table 1-43. IOE Programmable Delay on Row Pins for Cyclone IV E 1.2 V Core Voltage Devices ${ }^{(1),}{ }^{(2)}$

| Parameter | Paths Affected | Number <br> of Setting | $\begin{gathered} \text { Min } \\ \text { Offset } \end{gathered}$ | Max Offset |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Fast Corner |  |  | Slow Corner |  |  |  |  |  |
|  |  |  |  | C6 | 17 | A7 | C6 | C7 | C8 | 17 | A7 |  |
| Input delay from pin to internal cells | Pad to I/O dataout to core | 7 | 0 | 1.314 | 1.209 | 1.209 | 2.201 | 2.386 | 2.510 | 2.429 | 2.548 | ns |
| Input delay from pin to input register | Pad to I/O input register | 8 | 0 | 1.312 | 1.207 | 1.207 | 2.202 | 2.402 | 2.558 | 2.447 | 2.557 | ns |
| Delay from output register to output pin | I/O output register to pad | 2 | 0 | 0.458 | 0.419 | 0.419 | 0.783 | 0.861 | 0.924 | 0.875 | 0.915 | ns |
| Input delay from dual-purpose clock pin to fan-out destinations | Pad to global clock network | 12 | 0 | 0.686 | 0.657 | 0.657 | 1.185 | 1.360 | 1.506 | 1.376 | 1.422 | ns |

Notes to Table 1-43:
(1) The incremental values for the settings are generally linear. For the exact values for each setting, use the latest version of the Quartus II software.
(2) The minimum and maximum offset timing numbers are in reference to setting $\mathbf{0}$ as available in the Quartus II software.

Table 1-44 and Table 1-45 list the IOE programmable delay for Cyclone IV GX devices.

Table 1-44. IOE Programmable Delay on Column Pins for Cyclone IV GX Devices ${ }^{(1)}$, (2)

| Parameter | Paths Affected | Number of Settings | $\underset{\text { Offset }}{\text { Min }}$ | Max Offset |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Fast Corner |  | Slow Corner |  |  |  |  |
|  |  |  |  | C6 | 17 | C6 | c7 | C8 | 17 |  |
| Input delay from pin to internal cells | Pad to I/0 dataout to core | 7 | 0 | 1.313 | 1.209 | 2.184 | 2.336 | 2.451 | 2.387 | ns |
| Input delay from pin to input register | Pad to I/O input register | 8 | 0 | 1.312 | 1.208 | 2.200 | 2.399 | 2.554 | 2.446 | ns |
| Delay from output register to output pin | I/O output register to pad | 2 | 0 | 0.438 | 0.404 | 0.751 | 0.825 | 0.886 | 0.839 | ns |
| Input delay from dual-purpose clock pin to fan-out destinations | Pad to global clock network | 12 | 0 | 0.713 | 0.682 | 1.228 | 1.41 | 1.566 | 1.424 | ns |

Notes to Table 1-44:
(1) The incremental values for the settings are generally linear. For exact values of each setting, use the latest version of the Quartus II software.
(2) The minimum and maximum offset timing numbers are in reference to setting $\mathbf{0}$ as available in the Quartus II software.

Table 1-45. IOE Programmable Delay on Row Pins for Cyclone IV GX Devices ${ }^{(1),}$, ${ }^{(2)}$

| Parameter | Paths Affected | $\begin{gathered} \text { Number } \\ \text { of } \\ \text { Settings } \end{gathered}$ | Min Offset | Max Offset |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Fast Corner |  | Slow Corner |  |  |  |  |
|  |  |  |  | C6 | 17 | C6 | C7 | C8 | 17 |  |
| Input delay from pin to internal cells | Pad to I/0 dataout to core | 7 | 0 | 1.314 | 1.210 | 2.209 | 2.398 | 2.526 | 2.443 | ns |
| Input delay from pin to input register | Pad to I/O input register | 8 | 0 | 1.313 | 1.208 | 2.205 | 2.406 | 2.563 | 2.450 | ns |
| Delay from output register to output pin | I/0 output register to pad | 2 | 0 | 0.461 | 0.421 | 0.789 | 0.869 | 0.933 | 0.884 | ns |
| Input delay from dual-purpose clock pin to fan-out destinations | Pad to global clock network | 12 | 0 | 0.712 | 0.682 | 1.225 | 1.407 | 1.562 | 1.421 | ns |

Notes to Table 1-45:
(1) The incremental values for the settings are generally linear. For exact values of each setting, use the latest version of Quartus II software.
(2) The minimum and maximum offset timing numbers are in reference to setting $\mathbf{0}$ as available in the Quartus II software

## I/O Timing

Use the following methods to determine I/O timing:

- the Excel-based I/O Timing
- the Quartus II timing analyzer

The Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get a timing budget estimation as part of the link timing analysis. The Quartus II timing analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after place-and-route is complete.

- The Excel-based I/O Timing spreadsheet is downloadable from Cyclone IV Devices Literature website.


## Glossary

Table 1-46 lists the glossary for this chapter.
Table 1-46. Glossary (Part 1 of 5)

| Letter | Term | Definitions |
| :---: | :---: | :---: |
| A | - | - |
| B | - | - |
| C | - | - |
| D | - | - |
| E | - | - |
| F | $\mathrm{f}_{\text {HSCLK }}$ | High-speed I/O block: High-speed receiver/transmitter input and output clock frequency. |
| G | GCLK | Input pin directly to Global Clock network. |
|  | GCLK PLL | Input pin to Global Clock network through the PLL. |
| H | HSIODR | High-speed I/O block: Maximum/minimum LVDS data transfer rate (HSIODR = 1/TUI). |
| I | Input Waveforms for the SSTL <br> Differential I/0 <br> Standard |  |

Table 1-46. Glossary (Part 2 of 5)

| Letter | Term | Definitions |
| :---: | :---: | :---: |
| J | JTAG Waveform |  |
| K | - | - |
| L | - | - |
| M | - | - |
| N | - | - |
| 0 | - | - |
| P | PLL Block | The following highlights the PLL specification parameters: |
| 0 | - | - |

Table 1-46. Glossary (Part 3 of 5)

| Letter | Term | Definitions |
| :---: | :---: | :---: |
| R | $\mathrm{R}_{\mathrm{L}}$ | Receiver differential input discrete resistor (external to Cyclone IV devices). |
|  | Receiver Input Waveform | Receiver input waveform for LVDS and LVPECL differential standards: <br> Single-Ended Waveform <br> Differential Waveform (Mathematical Function of Positive \& Negative Channel) |
|  | Receiver input skew margin (RSKM) | High-speed I/O block: The total margin left after accounting for the sampling window and TCCS. RSKM $=($ TUI $-S W-T C C S) / 2$. |
| S | Single-ended voltagereferenced I/O Standard |  <br> The JEDEC standard for SSTI and HSTL I/O standards defines both the AC and DC input signal values. The AC values indicate the voltage levels at which the receiver must meet its timing specifications. The DC values indicate the voltage levels at which the final logic state of the receiver is unambiguously defined. After the receiver input crosses the AC value, the receiver changes to the new logic state. The new logic state is then maintained as long as the input stays beyond the DC threshold. This approach is intended to provide predictable receiver timing in the presence of input waveform ringing. |
|  | SW (Sampling Window) | High-speed I/O block: The period of time during which the data must be valid to capture it correctly. The setup and hold times determine the ideal strobe position in the sampling window. |

Table 1-46. Glossary (Part 4 of 5)

| Letter | Term | Definitions |
| :---: | :---: | :---: |
| T <br>  <br>  <br>  <br>  <br>  <br>  <br> 1 | $\mathrm{t}_{\mathrm{C}}$ | High-speed receiver and transmitter input and output clock period. |
|  | Channel-to-channel-skew (TCCS) | High-speed I/O block: The timing difference between the fastest and slowest output edges, including $\mathrm{t}_{\mathrm{co}}$ variation and clock skew. The clock is included in the TCCS measurement. |
|  | $\mathrm{t}_{\text {cin }}$ | Delay from the clock pad to the I/O input register. |
|  | $\mathrm{t}_{\mathrm{c}}$ | Delay from the clock pad to the I/O output. |
|  | $\mathrm{t}_{\text {cout }}$ | Delay from the clock pad to the I/0 output register. |
|  | $\mathrm{t}_{\text {Duty }}$ | High-speed I/O block: Duty cycle on high-speed transmitter output clock. |
|  | $\mathrm{t}_{\text {FALL }}$ | Signal high-to-low transition time (80-20\%). |
|  | $\mathrm{t}_{\mathrm{H}}$ | Input register hold time. |
|  | Timing Unit Interval (TUI) | High-speed I/O block: The timing budget allowed for skew, propagation delays, and data sampling window. (TUI $=1 /\left(\right.$ Receiver Input Clock Frequency Multiplication Factor) $\left.=\mathrm{t}_{\mathrm{C}} / \mathrm{w}\right)$. |
|  | $\mathrm{t}_{\text {INJITTER }}$ | Period jitter on the PLL clock input. |
|  | $\mathrm{t}_{\text {OUTJITTER_DEDCLK }}$ | Period jitter on the dedicated clock output driven by a PLL. |
|  | $\mathrm{t}_{\text {OUTJITTER_10 }}$ | Period jitter on the general purpose I/0 driven by a PLL. |
|  | $\mathrm{t}_{\text {pllcin }}$ | Delay from the PLL inclk pad to the I/O input register. |
|  | $\mathrm{t}_{\text {pllcout }}$ | Delay from the PLL inclk pad to the I/O output register. |
|  | Transmitter Output Waveform | Transmitter output waveforms for the LVDS, mini-LVDS, PPDS and RSDS Differential I/O Standards: <br> Differential Waveform (Mathematical Function of Positive \& Negative Channel) |
|  | $\mathrm{t}_{\text {RISE }}$ | Signal low-to-high transition time (20-80\%). |
|  | $\mathrm{t}_{\text {Su }}$ | Input register setup time. |
|  | - | - |

Table 1-46. Glossary (Part 5 of 5)

| Letter | Term | Definitions |
| :---: | :---: | :---: |
| v | $\mathrm{V}_{\text {CM(DC) }}$ | DC common mode input voltage. |
|  | $\mathrm{V}_{\text {DIFAC) }}$ | AC differential input voltage: The minimum AC input differential voltage required for switching. |
|  | $\mathrm{V}_{\text {DFFIC) }}$ | DC differential input voltage: The minimum DC input differential voltage required for switching. |
|  | $\mathrm{V}_{\text {ICM }}$ | Input common mode voltage: The common mode of the differential signal at the receiver. |
|  | $V_{10}$ | Input differential voltage swing: The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver. |
|  | $\mathrm{V}_{\text {IH }}$ | Voltage input high: The minimum positive voltage applied to the input that is accepted by the device as a logic high. |
|  | $\mathrm{V}_{\text {IH(AC) }}$ | High-level AC input voltage. |
|  | $\mathrm{V}_{\text {IH(DC) }}$ | High-level DC input voltage. |
|  | $V_{\text {IL }}$ | Voltage input low: The maximum positive voltage applied to the input that is accepted by the device as a logic low. |
|  | $\mathrm{V}_{\text {IL (AC) }}$ | Low-level AC input voltage. |
|  | $V_{\text {IL ( }}$ (C) | Low-level DC input voltage. |
|  | $\mathrm{V}_{\text {IN }}$ | DC input voltage. |
|  | $V_{\text {Ocm }}$ | Output common mode voltage: The common mode of the differential signal at the transmitter. |
|  | $V_{00}$ | Output differential voltage swing: The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. $\mathrm{V}_{\mathrm{OD}}=\mathrm{V}_{\mathrm{OH}}-\mathrm{V}_{\mathrm{OL}}$ |
|  | $\mathrm{V}_{\mathrm{OH}}$ | Voltage output high: The maximum positive voltage from an output that the device considers is accepted as the minimum positive high level. |
|  | $V_{0 L}$ | Voltage output low: The maximum positive voltage from an output that the device considers is accepted as the maximum positive low level. |
|  | $\mathrm{V}_{0 \mathrm{~s}}$ | Output offset voltage: $\mathrm{V}_{\text {OS }}=\left(\mathrm{V}_{\text {OH }}+\mathrm{V}_{\mathrm{OL}}\right) / 2$. |
|  | $\mathrm{V}_{\text {OX (AC) }}$ | AC differential output cross point voltage: the voltage at which the differential output signals must cross. |
|  | $\mathrm{V}_{\text {ReF }}$ | Reference voltage for the SSTL and HSTL I/O standards. |
|  | $V_{\text {REF (AC) }}$ | AC input reference voltage for the SSTL and HSTL I/O standards. $\mathrm{V}_{\text {REF(AC })}=\mathrm{V}_{\text {REF(DC) }}+$ noise. The peak-to-peak AC noise on $V_{\text {REF }}$ must not exceed $2 \%$ of $V_{\text {REF (DC) }}$. |
|  | $\mathrm{V}_{\text {REF ( }}$ (C) | DC input reference voltage for the SSTL and HSTL I/O standards. |
|  | $\mathrm{V}_{\text {SWIIG (AC) }}$ | AC differential input voltage: AC input differential voltage required for switching. For the SSTL differential I/O standard, refer to Input Waveforms. |
|  | $\mathrm{V}_{\text {SWIIG (DC) }}$ | DC differential input voltage: DC input differential voltage required for switching. For the SSTL differential I/O standard, refer to Input Waveforms. |
|  | $\mathrm{V}_{\text {TT }}$ | Termination voltage for the SSTL and HSTL I/O standards. |
|  | $V_{x(A C)}$ | AC differential input cross point voltage: The voltage at which the differential input signals must cross. |
| W | - | - |
| X | - | - |
| Y | - | - |
| Z | - | - |

## Document Revision History

Table 1-47 lists the revision history for this chapter.
Table 1-47. Document Revision History

| Date | Version | Changes |
| :---: | :---: | :---: |
| March 2016 | 2.0 | Updated note (5) in Table 1-21 to remove support for the N148 package. |
| October 2014 | 1.9 | Updated maximum value for $\mathrm{V}_{\text {Cco__ }}$ pLL in Table 1-1. <br> Removed extended temperature note in Table 1-3. |
| December 2013 | 1.8 | Updated Table 1-21 by adding Note (15). |
| May 2013 | 1.7 | Updated Table 1-15 by adding Note (4). |
| October 2012 | 1.6 | - Updated the maximum value for $\mathrm{V}_{\mathrm{l}}, \mathrm{V}_{\text {CCD_PLLL }}, \mathrm{V}_{\text {CCIO }}, \mathrm{V}_{\text {CC_CLKIN }}, \mathrm{V}_{\text {CCH_GXB }}$, and $\mathrm{V}_{\text {CCA_GXB }}$ Table 1-1. <br> - Updated Table 1-11 and Table 1-22. <br> - Updated Table 1-21 to include peak-to-peak differential input voltage for the Cyclone IV GX transceiver input reference clock. <br> - Updated Table 1-29 to include the typical dcLk value. <br> - Updated the minimum $f_{\text {HSclk }}$ value in Table 1-31, Table 1-32, Table 1-33, Table 1-34, and Table 1-35. |
| November 2011 | 1.5 | - Updated "Maximum Allowed Overshoot or Undershoot Voltage", "Operating Conditions", and "PLL Specifications" sections. <br> - Updated Table 1-2, Table 1-3, Table 1-4, Table 1-5, Table 1-8, Table 1-9, Table 1-15, Table 1-18, Table 1-19, and Table 1-21. <br> - Updated Figure 1-1. |
| December 2010 | 1.4 | - Updated for the Quartus II software version 10.1 release. <br> - Updated Table 1-21 and Table 1-25. <br> - Minor text edits. |
| July 2010 | 1.3 | Updated for the Quartus II software version 10.0 release: <br> - Updated Table 1-3, Table 1-4, Table 1-21, Table 1-25, Table 1-28, Table 1-30, Table 1-40, Table 1-41, Table 1-42, Table 1-43, Table 1-44, and Table 1-45. <br> - Updated Figure 1-2 and Figure 1-3. <br> - Removed SW Requirement and TCCS for Cyclone IV Devices tables. <br> - Minor text edits. |
| March 2010 | 1.2 | Updated to include automotive devices: <br> - Updated the "Operating Conditions" and "PLL Specifications" sections. <br> - Updated Table 1-1, Table 1-8, Table 1-9, Table 1-21, Table 1-26, Table 1-27, Table 1-31, Table 1-32, Table 1-33, Table 1-34, Table 1-35, Table 1-36, Table 1-37, Table 1-38, Table 1-40, Table 1-42, and Table 1-43. <br> - Added Table 1-5 to include ESD for Cyclone IV devices GPIOs and HSSI I/Os. <br> - Added Table 1-44 and Table 1-45 to include IOE programmable delay for Cyclone IV E 1.2 V core voltage devices. <br> - Minor text edits. |

Table 1-47. Document Revision History

| Date | Version | Changes |
| :--- | :---: | :--- |
| February 2010 | 1.1 | - Updated Table 1-3 through Table 1-44 to include information for Cyclone IV E <br> devices and Cyclone IV GX devices for Quartus II software version 9.1 SP1 release. <br> - Minor text edits. |
| November 2009 | 1.0 | Initial release. |

OUR CERTIFICATE
A long-term cooperative relationship can be built between global customers and us by providing excellent products




[^0]:    © 2016 Altera Corporation．All rights reserved．ALTERA，ARRIA，CYCLONE，HARDCOPY，MAX，MEGACORE，NIOS，QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U．S．Patent and Trademark Office and in other countries．All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www．altera．com／common／legal．html．Altera warrants performance of its semiconductor products to current specifications in accordance with Altera＇s standard warranty，but reserves the right to make changes to any products and services at any time without notice．Altera assumes no responsibility or liability arising out of the application or use of any information，product，or service described herein except as expressly agreed to in writing by Altera．Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services．

